AMBA AHB
Protocol Specification

Copyright © 2001, 2006, 2010, 2015, 2021 Arm Limited or its affiliates. All rights reserved.

Release Information

<table>
<thead>
<tr>
<th>Date</th>
<th>Issue</th>
<th>Confidentiality</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>06 June 2006</td>
<td>A</td>
<td>Non-Confidential</td>
<td>First release for v1.0</td>
</tr>
<tr>
<td>25 June 2015</td>
<td>B.a</td>
<td>Confidential</td>
<td>Update for AMBA 5 AHB Protocol Specification</td>
</tr>
<tr>
<td>30 October 2015</td>
<td>B.b</td>
<td>Non-Confidential</td>
<td>Confidential to Non-Confidential Release</td>
</tr>
<tr>
<td>15 September 2021</td>
<td>C</td>
<td>Non-confidential</td>
<td>New features and enhancements: Signal width properties, Write strobes, User signaling update, Signal validity rules, and interface protection using parity. Regularized terminology to be Manager and Subordinate.</td>
</tr>
</tbody>
</table>

Proprietary Notice

This document is NON-CONFIDENTIAL and any use by you is subject to the terms of this notice and the Arm AMBA Specification Licence set about below.

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with ® or ™ are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm's trademark usage guidelines at http://www.arm.com/company/policies/trademarks.

Copyright © 2001, 2006, 2010, 2015, 2021 Arm Limited (or its affiliates). All rights reserved.

110 Fulbourn Road, Cambridge, England CB1 9NJ.
LES-PRE-21451 version 2.2
AMBA SPECIFICATION LICENCE

THIS END USER LICENCE AGREEMENT ("LICENCE") IS A LEGAL AGREEMENT BETWEEN YOU (EITHER A SINGLE INDIVIDUAL, OR SINGLE LEGAL ENTITY) AND ARM LIMITED ("ARM") FOR THE USE OF ARM'S INTELLECTUAL PROPERTY (INCLUDING, WITHOUT LIMITATION, ANY COPYRIGHT) IN THE RELEVANT AMBA SPECIFICATION ACCOMPANYING THIS LICENCE. ARM LICENSES THE RELEVANT AMBA SPECIFICATION TO YOU ON CONDITION THAT YOU ACCEPT ALL OF THE TERMS IN THIS LICENCE. BY CLICKING "I AGREE" OR OTHERWISE USING OR COPYING THE RELEVANT AMBA SPECIFICATION YOU INDICATE THAT YOU AGREE TO BE BOUND BY ALL THE TERMS OF THIS LICENCE.

"LICENSEE" means You and your Subsidiaries.

"Subsidiary" means, if You are a single entity, any company the majority of whose voting shares is now or hereafter owned or controlled, directly or indirectly, by You. A company shall be a Subsidiary only for the period during which such control exists.

1. Subject to the provisions of Clauses 2, 3 and 4, Arm hereby grants to LICENSEE a perpetual, non-exclusive, non-transferable, royalty free, worldwide licence to:
   (i) use and copy the relevant AMBA Specification for the purpose of developing and having developed products that comply with the relevant AMBA Specification;
   (ii) manufacture and have manufactured products which either: (a) have been created by or for LICENSEE under the licence granted in Clause 1(i); or (b) incorporate a product(s) which has been created by a third party(s) under a licence granted by Arm in Clause 1(i) of such third party's AMBA Specification Licence; and
   (iii) offer to sell, sell, supply or otherwise distribute products which have either been (a) created by or for LICENSEE under the licence granted in Clause 1(i); or (b) manufactured by or for LICENSEE under the licence granted in Clause 1(i).

2. LICENSEE hereby agrees that the licence granted in Clause 1 is subject to the following restrictions:
   (i) where a product created under Clause 1(i) is an integrated circuit which includes a CPU then either: (a) such CPU shall only be manufactured under licence from Arm; or (b) such CPU is neither substantially compliant with nor marketed as being compliant with the Arm instruction sets licensed by Arm from time to time;
   (ii) the licences granted in Clause 1(iii) shall not extend to any portion or function of a product that is not itself compliant with part of the relevant AMBA Specification; and
   (iii) no right is granted to LICENSEE to sublicense the rights granted to LICENSEE under this Agreement.

3. Except as specifically licensed in accordance with Clause 1, LICENSEE acquires no right, title or interest in any Arm technology or any intellectual property embodied therein. In no event shall the licences granted in accordance with Clause 1 be construed as granting LICENSEE, expressly or by implication, estoppel or otherwise, a licence to use any Arm technology except the relevant AMBA Specification.

4. THE RELEVANT AMBA SPECIFICATION IS PROVIDED "AS IS" WITH NO REPRESENTATION OR WARRANTIES EXPRESS, IMPLIED OR STATUTORY, INCLUDING BUT NOT LIMITED TO ANY WARRANTY OF SATISFACTORY QUALITY, MERCHANTABILITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE, OR THAT ANY USE OR IMPLEMENTATION OF SUCH ARM TECHNOLOGY WILL NOT INFRINGE ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.

5. NOTWITHSTANDING ANYTHING TO THE CONTRARY CONTAINED IN THIS AGREEMENT, TO THE FULLEST EXTENT PERMITTED BY LAW, THE MAXIMUM LIABILITY OF ARM IN AGGREGATE FOR ALL CLAIMS MADE AGAINST ARM, IN CONTRACT, TORT OR OTHERWISE, IN CONNECTION WITH THE SUBJECT MATTER OF THIS AGREEMENT (INCLUDING WITHOUT LIMITATION (I) LICENSEE'S USE OF THE ARM TECHNOLOGY; AND (II) THE IMPLEMENTATION OF THE ARM TECHNOLOGY IN ANY PRODUCT CREATED BY LICENSEE UNDER THIS AGREEMENT) SHALL NOT EXCEED THE FEES PAID (IF ANY) BY LICENSEE TO ARM UNDER THIS AGREEMENT. THE EXISTENCE OF MORE THAN ONE CLAIM OR SUIT WILL NOT ENLARGE OR EXTEND THE LIMIT. LICENSEE RELEASES ARM FROM ALL OBLIGATIONS, LIABILITY, CLAIMS OR DEMANDS IN EXCESS OF THIS LIMITATION.

6. No licence, express, implied or otherwise, is granted to LICENSEE, under the provisions of Clause 1, to use the Arm tradename, or AMBA trademark in connection with the relevant AMBA Specification or any products based thereon. Nothing in Clause 1 shall be construed as authority for LICENSEE to make any representations on behalf of Arm in respect of the relevant AMBA Specification.
7. This Licence shall remain in force until terminated by you or by Arm. Without prejudice to any of its other rights if
LICENSEE is in breach of any of the terms and conditions of this Licence then Arm may terminate this Licence
immediately upon giving written notice to You. You may terminate this Licence at any time. Upon expiry or termination
of this Licence by You or by Arm LICENSEE shall stop using the relevant AMBA Specification and destroy all copies of
the relevant AMBA Specification in your possession together with all documentation and related materials. Upon expiry
or termination of this Licence, the provisions of clauses 6 and 7 shall survive.

8. The validity, construction and performance of this Agreement shall be governed by English Law.

Confidentiality Status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in
accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

Product Status

The information in this document is final, that is for a developed product.

Web Address

http://www.arm.com
Contents

AMBA AHB Protocol Specification

Preface
About this specification ................................................................. viii
Feedback ....................................................................................... xii

Chapter 1 Introduction
1.1 About the protocol ................................................................. 1-14
1.2 AMBA AHB revisions ......................................................... 1-17
1.3 Operation ............................................................................... 1-18

Chapter 2 Signal Descriptions
2.1 Global signals ................................................................. 2-20
2.2 Manager signals ............................................................... 2-21
2.3 Subordinate signals ............................................................ 2-23
2.4 Decoder signals ............................................................... 2-24
2.5 Multiplexor signals ............................................................ 2-25

Chapter 3 Transfers
3.1 Basic transfers ................................................................. 3-28
3.2 Transfer types ................................................................. 3-30
3.3 Locked transfers ............................................................... 3-32
3.4 Transfer size ................................................................. 3-33
3.5 Write strobes ................................................................. 3-34
3.6 Burst operation ............................................................... 3-35
3.7 Waited transfers .............................................................. 3-40
3.8 Protection control ........................................................... 3-45
3.9 Memory types ............................................................... 3-46
3.10 Secure transfers .............................................................. 3-51
Preface

This preface introduces the *AMBA AHB Protocol Specification*. It contains the following sections:

- *About this specification* on page viii
- *Feedback* on page xii
About this specification

This specification describes the AMBA AHB protocol.

Intended audience

This specification is written for hardware and software engineers who want to become familiar with the AMBA AHB protocol and design systems and modules that are compatible with the AMBA AHB protocol.

Using this specification

This specification is organized into the following chapters:

Chapter 1 Introduction
Read this chapter for an overview of the AMBA AHB protocol.

Chapter 2 Signal Descriptions
Read this chapter for descriptions of the signals.

Chapter 3 Transfers
Read this chapter for information about the different types of transfer initiated by a Manager.

Chapter 4 Bus Interconnection
Read this chapter for information about the interconnect logic required for AMBA AHB systems.

Chapter 5 Subordinate Response Signaling
Read this chapter for information about the Subordinate response signaling.

Chapter 6 Data Buses
Read this chapter for information about the read and write data buses and how to interface to different data bus widths.

Chapter 7 Clock and Reset
Read this chapter for information about the clock and reset signals.

Chapter 8 Signal validity
Read this chapter for information on the rules when signals must be valid.

Chapter 9 Atomicity
Read this chapter for information on the atomic properties that this specification defines.

Chapter 10 Exclusive Transfers
Read this chapter for information about Exclusive transfers, the Exclusive Access Monitor, and the additional signals associated with Exclusive transfers.

Chapter 11 User Signaling
Read this chapter for a description of the set of optional user defined signals, on each channel, called User signals.

Chapter 12 Interface protection using parity
Read this chapter for a description of interface protection using parity and the parity check signals used in AMBA AHB.

Appendix A Signal matrix
This appendix defines the required and optional signals for the AMBA AHB interfaces.
Appendix B  Revisions

Read this appendix for a description of the technical changes between released issues of this specification.

Glossary

Read the Glossary for definitions of terms used in this specification.
Conventions

This section describes the conventions that this specification uses:

- **Typographical**
- **Timing diagrams**
- **Signals on page xi**

**Typographical**

The typographical conventions are:

- **italic**
  - Highlights important notes, introduces special terminology, and denotes internal cross-references and citations.

- **bold**
  - Denotes signal names, and is used for terms in descriptive lists, where appropriate.

- **monospace**
  - Used for assembler syntax descriptions, pseudocode, and source code examples.
  - Also used in the main text for instruction mnemonics and for references to other items appearing in assembler syntax descriptions, pseudocode, and source code examples.

- **SMALL CAPITALS**
  - Used for a few terms that have specific technical meanings.

**Timing diagrams**

The components used in timing diagrams are explained in the figure *Key to timing diagram conventions*. Variations have clear labels, when they occur. Do not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.

![Clock](#)

**Key to timing diagram conventions**

Timing diagrams sometimes show single-bit signals as HIGH and LOW at the same time and they look similar to the bus change shown in *Key to timing diagram conventions*. If a timing diagram shows a single-bit signal in this way, then its value does not affect the accompanying description.
Signals

The signal conventions are:

**Signal level**

The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means:
- HIGH for active-HIGH signals.
- LOW for active-LOW signals.

**Lower-case n**

At the start or end of a signal name denotes an active-LOW signal.

**Prefix H**

Denotes an Advanced High-performance Bus (AHB) signal.

**Prefix P**

Denotes an Advanced Peripheral Bus (APB) signal.

Numbers

Numbers are normally written in decimal. Binary numbers are preceded by `0b`, and hexadecimal numbers by `0x`. Both are written in a monospace font.

Additional reading

This section lists relevant publications from Arm.

See Arm Developer, [https://developer.arm.com/docs](https://developer.arm.com/docs), for access to Arm documentation.

Arm publications

- ARM® AMBA® APB Protocol Specification (ARM IHI 0024)
- ARM® AMBA® AXI and ACE Protocol Specification (ARM IHI 0022)
- Multi-layer AHB Technical Overview (ARM DVI 0045)
Feedback

Arm welcomes feedback on its documentation.

Feedback on this specification

If you have any comments on this specification, send an e-mail to errata@arm.com. Give:
• The title, AMBA® AHB Protocol Specification.
• The number, ARM IHI 0033C.
• The page numbers to which your comments apply.
• A concise explanation of your comments.

Arm also welcomes general suggestions for additions and improvements.

Progressive terminology commitment

Arm values inclusive communities. Arm recognizes that we and our industry have used terms that can be offensive. Arm strives to lead the industry and create change. Previous issues of this document included terms that can be offensive. We have replaced these terms.

If you find offensive terms in this document, please contact terms@arm.com.
Chapter 1
Introduction

This chapter provides an overview of the AMBA AHB protocol. It contains the following sections:

• About the protocol on page 1-14
• AMBA AHB revisions on page 1-17
• Operation on page 1-18

Note

For illustrative purposes, a 32-bit data bus is used in this specification. Additional data bus widths are permitted, as Data bus width on page 6-69 shows.
1.1 About the protocol

AMBA AHB is a bus interface suitable for high-performance synthesizable designs. It defines the interface between components, such as Managers, interconnects, and Subordinates.

AMBA AHB implements the features required for high-performance, high clock frequency systems including:
- Burst transfers
- Single clock-edge operation
- Non-tristate implementation
- Configurable data bus widths
- Configurable address bus widths

The most common AHB Subordinates are internal memory devices, external memory interfaces, and high-bandwidth peripherals. Although low-bandwidth peripherals can be included as AHB Subordinates, for system performance reasons, they typically reside on the AMBA Advanced Peripheral Bus (APB). Bridging between the higher performance AHB and APB is done using an AHB Subordinate, known as an APB bridge.

Figure 1-1 shows a single Manager AHB system design with the AHB Manager and three AHB Subordinates. The bus interconnect logic consists of one address decoder and a Subordinate-to-Manager multiplexor. The decoder monitors the address from the Manager during the address phase so that the appropriate Subordinate is selected during the data phase of a transfer. The multiplexor routes the corresponding Subordinate output data back to the Manager.

AHB also supports multi-Manager designs by the use of an interconnect component that provides arbitration and routing signals from different Managers to the appropriate Subordinates.

Note: Figure 1-1 shows only the main address and data buses and typical data routing. Not all signals are shown.

Figure 1-1 AHB block diagram

The main component types of an AHB system are described in:
- Manager on page 1-15
- Subordinate on page 1-15
- Interconnect on page 1-16
1.1 Manager

A Manager provides address and control information to initiate read and write operations. Figure 1-2 shows a Manager interface.

--- Note ---

The diagram in Figure 1-2 does not include the additional signals defined in AHB5.

---

1.1.2 Subordinate

A Subordinate responds to transfers initiated by Managers in the system. The Subordinate uses the HSELx select signal from the decoder to control when it responds to a bus transfer.

The Subordinate signals back to the Manager:
- The completion or extension of the bus transfer.
- The success or failure of the bus transfer.

Figure 1-3 shows a Subordinate interface.

--- Note ---

The diagram in Figure 1-3 does not include the additional signals defined in AHB5.

---
1.1.3 Interconnect

An interconnect component provides the connection between Managers and Subordinates in a system.

A single Manager system only requires the use of a Decoder and Multiplexor, as described in the following sections.

A multi-Manager system requires the use of an interconnect that provides arbitration and the routing of signals from different Managers to the appropriate Subordinates. This routing is required for address, control, and write data signaling. Further details of the different approaches used for multi-Manager systems, such as single layer or multi-layer interconnects, are not provided within this specification.

See Multi-layer AHB Technical Overview (ARM DVI 0045) for more information about implementing a multi-layer AHB-Lite interconnect.

Decoder

This component decodes the address of each transfer and provides a select signal for the Subordinate that is involved in the transfer. It also provides a control signal to the multiplexor.

A single centralized decoder is required in all implementations that use two or more Subordinates. See Address decoding on page 4-55 for more information.

Multiplexor

A Subordinate-to-Manager multiplexor is required to multiplex the read data bus and response signals from the Subordinates to the Manager. The decoder provides control for the multiplexor.

A single centralized multiplexor is required in all implementations that use two or more Subordinates. See Read data and response multiplexor on page 4-56 for more information.
1.2 AMBA AHB revisions

Issue A of this specification describes the AHB-Lite interface. Issue B introduced AHB5, which is based on AHB-Lite with some added capabilities.

This issue of the document is Issue C and adds the following topics:

- Signal width properties. See Manager signals on page 2-21.
- Write strobes. See Write strobes on page 3-34.

In this specification, the term AHB is used to refer to both AHB-Lite and AHB5.

Unless stated, signals are common to both AHB-Lite and AHB5.
1.3 Operation

The Manager starts a transfer by driving the address and control signals. These signals provide information about the address, direction, width of the transfer, and indicate if the transfer forms part of a burst. Transfers can be:

- Single.
- Incrementing bursts that do not wrap at address boundaries.
- Wrapping bursts that wrap at particular address boundaries.

The write data bus moves data from the Manager to a Subordinate, and the read data bus moves data from a Subordinate to the Manager.

Every transfer consists of:

**Address phase**  One address and control cycle.

**Data phase**  One or more cycles for the data.

A Subordinate cannot request that the address phase is extended and therefore all Subordinates must be capable of sampling the address during this time. However, a Subordinate can request that the Manager extends the data phase by using **HREADY**. This signal, when LOW, causes wait states to be inserted into the transfer and enables the Subordinate to have extra time to provide or sample data.

The Subordinate uses **HRESP** to indicate the success or failure of a transfer.
Chapter 2
Signal Descriptions

This chapter describes the protocol signals. It contains the following sections:

- Global signals on page 2-20
- Manager signals on page 2-21
- Subordinate signals on page 2-23
- Decoder signals on page 2-24
- Multiplexor signals on page 2-25

Note

All AHB-Lite and AHB5 signals are prefixed with the letter H to differentiate them from other similarly named signals in a system design.

Some signals can have a variety of widths, described by a property. These properties can be used to describe a fixed configuration or to control the configuration of an interface. Signals with a width of 0 are not present on the interface.
## 2.1 Global signals

Table 2-1 lists the protocol global signals.

<table>
<thead>
<tr>
<th>Name</th>
<th>Source</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HCLK</td>
<td>Clock source</td>
<td>1</td>
<td>The bus clock times all bus transfers. All signal timings are related to the rising edge of HCLK.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>See Clock on page 7-72.</td>
</tr>
<tr>
<td>HRESETn</td>
<td>Reset controller</td>
<td>1</td>
<td>The bus reset signal is active LOW and resets the system and the bus. This is the only active LOW</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>signal.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>See Reset on page 7-72.</td>
</tr>
</tbody>
</table>
2.2 Manager signals

Table 2-2 lists the protocol signals generated by a Manager. A signal width property defines the width of a signal. For example, ADDR_WIDTH defines the width of HADDR. The properties can be used to describe a fixed configuration or to control the configuration of an interface.

<table>
<thead>
<tr>
<th>Name</th>
<th>Destination</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HADDR</td>
<td>Subordinate and decoder</td>
<td>ADDR_WIDTH</td>
<td>The byte address of the transfer. ADDR_WIDTH is recommended to be between 10 and 64. In the issues A and B of this specification, the address width was fixed at 32.</td>
</tr>
<tr>
<td>HBURST</td>
<td>Subordinate</td>
<td>HBURST_WIDTH</td>
<td>Indicates how many transfers are in the burst and how the address increments. HBURST_WIDTH must be 0 or 3. See Burst operation on page 3-35.</td>
</tr>
<tr>
<td>HMASTLOCK</td>
<td>Subordinate</td>
<td>1</td>
<td>Indicates that the current transfer is part of a locked sequence. It has the same timing as the address and control signals. See Locked transfers on page 3-32.</td>
</tr>
<tr>
<td>HPROT</td>
<td>Subordinate</td>
<td>HPROT_WIDTH</td>
<td>Protection control signal, which provides information about the access type. HPROT_WIDTH must be 0, 4, or 7, depending on the Extended_Memory_Types property. See Protection control on page 3-45. See Memory types on page 3-46.</td>
</tr>
<tr>
<td>HSIZE</td>
<td>Subordinate</td>
<td>3</td>
<td>Indicates the size of the transfer. See Transfer size on page 3-33.</td>
</tr>
<tr>
<td>HNONSEC</td>
<td>Subordinate and decoder</td>
<td>1</td>
<td>Indicates whether the transfer is Non-secure or Secure. This signal is supported if the AHB5 Secure_Transfers property is True. See Secure transfers on page 3-51.</td>
</tr>
<tr>
<td>HEXCL</td>
<td>Exclusive Access Monitor</td>
<td>1</td>
<td>Indicates whether the transfer is part of an Exclusive Access sequence. This signal is supported if the AHB5 Exclusive_Transfers property is True. See Exclusive access signaling on page 10-84.</td>
</tr>
<tr>
<td>HMMASTER</td>
<td>Exclusive Access Monitor and Subordinate</td>
<td>HMASTER_WIDTH</td>
<td>Manager identifier. Generated by a Manager if it has multiple Exclusive capable threads. Modified by an interconnect to ensure each Manager is uniquely identified. This signal is supported if the AHB5 Exclusive_Transfers property is True. HMASTER_WIDTH is recommended to be between 0 and 8. See Exclusive access signaling on page 10-84.</td>
</tr>
<tr>
<td>Name</td>
<td>Destination</td>
<td>Width</td>
<td>Description</td>
</tr>
<tr>
<td>--------</td>
<td>-------------</td>
<td>------------</td>
<td>-------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>HTRANS</td>
<td>Subordinate</td>
<td>2</td>
<td>Indicates the transfer type. This can be: IDLE, BUSY, NONSEQUENTIAL, SEQUENTIAL.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>See Transfer types on page 3-30.</td>
</tr>
<tr>
<td>HWDATA</td>
<td>Subordinate</td>
<td>DATA_WIDTH</td>
<td>Transfers data from the Manager to the Subordinates during write operations.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>DATA_WIDTH can be 8, 16, 32, 64, 128, 256, 512, or 1024. However, any value smaller than 32</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>or larger than 256 is not recommended.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>See Data buses on page 6-64.</td>
</tr>
<tr>
<td>HWSTRB</td>
<td>Subordinate</td>
<td>DATA_WIDTH/8</td>
<td>Write strobes. Deasserted to indicate when active write data byte lanes do not contain valid</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>data. There is 1 bit for each 8 bits of HWDATA. HWSTRB[n] corresponds to</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>HWDATA[(8n)+7:(8n)]. HWSTRB is a data-phase signal and has the same validity rules as</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>HWDATA.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>See Write strobes on page 3-34.</td>
</tr>
<tr>
<td>HWRITE</td>
<td>Subordinate</td>
<td>1</td>
<td>Indicates the transfer direction. When HIGH this signal indicates a write transfer and when LOW a</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>read transfer. It has the same timing as the address signals, however, it must remain</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>constant throughout a burst transfer.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>See Basic transfers on page 3-28.</td>
</tr>
</tbody>
</table>
2.3 Subordinate signals

Table 2-3 lists the protocol signals generated by a Subordinate.

<table>
<thead>
<tr>
<th>Name</th>
<th>Destination</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HRDATA</td>
<td>Multiplexor</td>
<td>DATA_WIDTH</td>
<td>During read operations, the read data bus transfers data from the selected Subordinate to the multiplexor. The multiplexor then transfers the data to the Manager. DATA_WIDTH can be 8, 16, 32, 64, 128, 256, 512, or 1024. However, any value smaller than 32 or larger than 256 is not recommended. See Data buses on page 6-64.</td>
</tr>
<tr>
<td>HREADYOUT</td>
<td>Multiplexor</td>
<td>1</td>
<td>When HIGH, the HREADYOUT signal indicates that a transfer has finished on the bus. This signal can be driven LOW to extend a transfer. See Read data and response multiplexor on page 4-56.</td>
</tr>
<tr>
<td>HRESP</td>
<td>Multiplexor</td>
<td>1</td>
<td>The transfer response provides the Manager with additional information on the status of a transfer. When LOW, the HRESP signal indicates that the transfer status is OKAY. When HIGH, the HRESP signal indicates that the transfer status is ERROR. See Subordinate transfer responses on page 5-60.</td>
</tr>
<tr>
<td>HEXOKAY</td>
<td>Multiplexor</td>
<td>1</td>
<td>Exclusive Okay. Indicates the success or failure of an Exclusive Transfer. This signal is supported if the AHB5 Exclusive_Transfers property is True. See Exclusive access signaling on page 10-84.</td>
</tr>
</tbody>
</table>
2.4 Decoder signals

Table 2-4 lists the protocol signals generated by the decoder.

<table>
<thead>
<tr>
<th>Name</th>
<th>Destination</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HSELx</td>
<td>Subordinate</td>
<td>1</td>
<td>Each Subordinate has its own select signal HSELx and this signal indicates that the current transfer is intended for the selected Subordinate. When the Subordinate is initially selected, it must also monitor the status of HREADY to ensure that the previous bus transfer has completed, before it responds to the current transfer. When a Subordinate is selected for a non-IDLE transfer, HSELx must be asserted in the same cycle as the address and other control signals. HSELx can be asserted or deasserted for IDLE transfers. See Address decoding on page 4-55.</td>
</tr>
</tbody>
</table>

Note

Usually the decoder also provides the multiplexor with the HSELx signals, or a signal or bus derived from the HSELx signals, to enable the multiplexor to route the appropriate signals, from the selected Subordinate to the Manager. It is important that these additional multiplexor control signals are retimed to the data phase.
2.5 Multiplexor signals

Table 2-5 lists the protocol signals generated by the multiplexor.

<table>
<thead>
<tr>
<th>Name</th>
<th>Destination</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HRDATA</td>
<td>Manager</td>
<td>DATA_WIDTH</td>
<td>Read data bus, selected by the decoder.</td>
</tr>
<tr>
<td>HREADY</td>
<td>Manager and Subordinate</td>
<td>1</td>
<td>When HIGH, the HREADY signal indicates to the Manager and all Subordinates, that the previous transfer is complete. See Read data and response multiplexor on page 4-56.</td>
</tr>
<tr>
<td>HRESP</td>
<td>Manager</td>
<td>1</td>
<td>Transfer response, selected by the decoder.</td>
</tr>
<tr>
<td>HEXOKAY</td>
<td>Manager</td>
<td>1</td>
<td>Exclusive okay, selected by the decoder.</td>
</tr>
</tbody>
</table>

a. Because the HRDATA, HRESP, and HEXOKAY signals pass through the multiplexor and retain the same signal naming, the full signal descriptions for these three signals are provided in Table 2-3 on page 2-23.
2 Signal Descriptions
2.5 Multiplexor signals
Chapter 3
Transfers

This chapter describes read and write transfers. It contains the following sections:

• Basic transfers on page 3-28
• Transfer types on page 3-30
• Locked transfers on page 3-32
• Transfer size on page 3-33
• Write strobes on page 3-34
• Burst operation on page 3-35
• Waited transfers on page 3-40
• Protection control on page 3-45
• Memory types on page 3-46
• Secure transfers on page 3-51
3.1 Basic transfers

A transfer consists of two phases:

- **Address**: Lasts for a single HCLK cycle unless it is extended by the previous bus transfer.

- **Data**: Might require several HCLK cycles. Use the HREADY signal to control the number of clock cycles required to complete the transfer.

HWRITE controls the direction of data transfer to or from the Manager. Therefore, when:

- **HWRITE** is HIGH, it indicates a write transfer and the Manager broadcasts data on the write data bus, HWDATA.

- **HWRITE** is LOW, a read transfer is performed, and the Subordinate must generate the data on the read data bus, HRDATA.

The simplest transfer is one with no wait states, so the transfer consists of one address cycle and one data cycle. Figure 3-1 shows a simple read transfer and Figure 3-2 shows a simple write transfer.

In a simple transfer with no wait states:

1. The Manager drives the address and control signals onto the bus after the rising edge of HCLK.

2. The Subordinate then samples the address and control information on the next rising edge of HCLK.

3. After the Subordinate has sampled the address and control it can start to drive the appropriate HREADYOUT response. This response is sampled by the Manager on the third rising edge of HCLK.

This simple example demonstrates how the address and data phases of the transfer occur during different clock cycles. The address phase of any transfer occurs during the data phase of the previous transfer. This overlapping of address and data is fundamental to the pipelined nature of the bus and enables high-performance operation while still providing adequate time for a Subordinate to provide the response to a transfer.

A Subordinate can insert wait states into any transfer to enable additional time for completion. Each Subordinate has an HREADYOUT signal that it drives during the data phase of a transfer. The interconnect is responsible for combining the HREADYOUT signals from all Subordinates to generate a single HREADY signal that is used to control the overall progress.
Figure 3-3 shows a read transfer with two wait states.

```
<table>
<thead>
<tr>
<th>HCLK</th>
<th>HADDR[31:0]</th>
<th>HWRITE</th>
<th>HRDATA[31:0]</th>
<th>HREADY</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>B</td>
<td></td>
<td>Data (A)</td>
<td></td>
</tr>
</tbody>
</table>
```

**Figure 3-3 Read transfer with two wait states**

Figure 3-4 shows a write transfer with one wait state.

```
<table>
<thead>
<tr>
<th>HCLK</th>
<th>HADDR[31:0]</th>
<th>HWRITE</th>
<th>HRDATA[31:0]</th>
<th>HREADY</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>B</td>
<td></td>
<td>Data (A)</td>
<td></td>
</tr>
</tbody>
</table>
```

**Figure 3-4 Write transfer with one wait state**

---

**Note**

For write operations the Manager holds the data stable throughout the extended cycles. For read transfers, the Subordinate does not have to provide valid data until the transfer is about to complete. For further information on the use of stable data, see Clock on page 7-72.

---

When a transfer is extended in this way, it has the side-effect of extending the address phase of the next transfer. Figure 3-5 shows three transfers to unrelated addresses, A, B, and C with an extended address phase for address C.

```
<table>
<thead>
<tr>
<th>T0</th>
<th>T1</th>
<th>T2</th>
<th>T3</th>
<th>T4</th>
<th>T5</th>
</tr>
</thead>
<tbody>
<tr>
<td>HCLK</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HADDR[31:0]</td>
<td>A</td>
<td>B</td>
<td>C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>HWRITE</td>
<td>Write (A)</td>
<td>Read (B)</td>
<td>Write (C)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>HRDATA[31:0]</td>
<td></td>
<td></td>
<td></td>
<td>Data (B)</td>
<td></td>
</tr>
<tr>
<td>HREADY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HWDATA[31:0]</td>
<td>Data (A)</td>
<td></td>
<td></td>
<td></td>
<td>Data (C)</td>
</tr>
</tbody>
</table>
```

**Figure 3-5 Multiple transfers**

In Figure 3-5:
- The transfers to addresses A and C are zero wait state
- The transfer to address B is one wait state
- Extending the data phase of the transfer to address B has the effect of extending the address phase of the transfer to address C.
### 3.2 Transfer types

Table 3-1 lists the transfers that can be classified into one of four types, as controlled by HTRANS[1:0].

<table>
<thead>
<tr>
<th>HTRANS[1:0]</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0b00</td>
<td>IDLE</td>
<td>Indicates that no data transfer is required. A Manager uses an IDLE transfer when it does not want to perform a data transfer. It is recommended that the Manager terminates a locked transfer with an IDLE transfer. Subordinates must always provide a zero wait state OKAY response to IDLE transfers and the transfer must be ignored by the Subordinate.</td>
</tr>
<tr>
<td>0b01</td>
<td>BUSY</td>
<td>The BUSY transfer type enables Managers to insert idle cycles in the middle of a burst. This transfer type indicates that the Manager is continuing with a burst but the next transfer cannot take place immediately. When a Manager uses the BUSY transfer type, the address and control signals must reflect the next transfer in the burst. Only undefined length bursts can have a BUSY transfer as the last cycle of a burst. See Burst termination after a BUSY transfer on page 3-35. Subordinates must always provide a zero wait state OKAY response to BUSY transfers and the transfer must be ignored by the Subordinate.</td>
</tr>
<tr>
<td>0b10</td>
<td>NONSEQ</td>
<td>Indicates a single transfer or the first transfer of a burst. The address and control signals are unrelated to the previous transfer. Single transfers on the bus are treated as bursts of length one and therefore the transfer type is NONSEQUENTIAL.</td>
</tr>
<tr>
<td>0b11</td>
<td>SEQ</td>
<td>The remaining transfers in a burst are SEQUENTIAL and the address is related to the previous transfer. The control information is identical to the previous transfer. The address is equal to the address of the previous transfer plus the transfer size, in bytes, with the transfer size being signaled by the HSIZE[2:0] signals. In the case of a wrapping burst, the address of the transfer wraps at the address boundary.</td>
</tr>
</tbody>
</table>
Figure 3-6 shows the use of the NONSEQ, BUSY, and SEQ transfer types.

In Figure 3-6:

**T0-T1** The 4-beat read starts with a NONSEQ transfer.

**T1-T2** The Manager is unable to perform the second beat and inserts a BUSY transfer to delay the start of the second beat.

The Subordinate provides the read data for the first beat.

**T2-T3** The Manager is now ready to start the second beat, so a SEQ transfer is signaled. The Manager ignores any data that the Subordinate provides on the read data bus.

**T3-T4** The Manager performs the third beat.

The Subordinate provides the read data for the second beat.

**T4-T5** The Manager performs the last beat.

The Subordinate is unable to complete the transfer and uses **HREADYOUT** to insert a single wait state.

**T5-T6** The Subordinate provides the read data for the third beat.

**T6-T7** The Subordinate provides the read data for the last beat.
3.3 Locked transfers

If the Manager requires locked accesses, then it must also assert the **HMASTLOCK** signal. This signal indicates to any Subordinate that the current transfer sequence is indivisible and must therefore be processed before any other transfers are processed.

Typically the locked transfer is used to maintain the integrity of a semaphore, by ensuring that the Subordinate does not perform other operations between the read and write phases of a microprocessor SWP instruction.

In a locked sequence:

- The bus is locked after a cycle with **HMASTLOCK** asserted, **HSEL** asserted if present, and **HREADY** is HIGH.
- The bus is unlocked after a cycle with **HMASTLOCK** deasserted and **HREADY** is HIGH.

Figure 3-7 shows the **HMASTLOCK** signal with a microprocessor SWP instruction.

<table>
<thead>
<tr>
<th>HCLK</th>
<th>HTRANS[1:0]</th>
<th>HADDR[31:0]</th>
<th>HWRITE</th>
<th>HMASTLOCK</th>
<th>HRDATA[31:0]</th>
<th>HWDATA[31:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>NONSEQ</td>
<td>A</td>
<td>Read (A)</td>
<td></td>
<td>Data (A)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>NONSEQ</td>
<td>A</td>
<td>Write (A)</td>
<td></td>
<td></td>
<td>Data (A)</td>
</tr>
<tr>
<td></td>
<td>IDLE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

--- Note ---

After a locked transfer, it is recommended that the Manager inserts an IDLE transfer.

---

Most Subordinates have no requirement to implement **HMASTLOCK** because they are only capable of performing transfers in the order they are received. Subordinates that can be accessed by more than one Manager, for example, a Multi-Port Memory Controller (MPMC) must implement the **HMASTLOCK** signal.

It is permitted for a Manager to assert **HMASTLOCK** for IDLE transfers at the beginning, in the middle, or at the end of a sequence of locked transfers. Using locked IDLE transfers at the start or end of a locked transfer sequence is permitted, but not recommended, as this behavior can adversely affect the arbitration of the system.

It is also permitted, but not recommended, for a Manager to assert **HMASTLOCK** for a number of IDLE transfers and then deassert **HMASTLOCK** without performing a non-IDLE transfer. This behavior can adversely affect the arbitration of the system.

It is required that all transfers in a locked sequence are to the same Subordinate address region.

--- Note ---

The requirement to ensure that all transfers in a locked sequence are to the same Subordinate address region did not exist in Issue A of this specification. A legacy component must be verified to ensure that it does not exhibit this behavior.
3.4 Transfer size

`HSIZE[2:0]` indicates the size of a data transfer. Table 3-2 lists the possible transfer sizes.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>8</td>
<td>Byte</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>16</td>
<td>Halfword</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>32</td>
<td>Word</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>64</td>
<td>Doubleword</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>128</td>
<td>4-word line</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>256</td>
<td>8-word line</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>512</td>
<td>-</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1024</td>
<td>-</td>
</tr>
</tbody>
</table>

--- Note ---

The transfer size set by `HSIZE` must be less than or equal to the width of the data bus. For example, with a 32-bit data bus, `HSIZE` must only use the values `0b000`, `0b001`, or `0b010`.

The `HSIZE` signals have the same timing as the address bus. However, they must remain constant throughout a burst transfer.

`HSIZE` in conjunction with `HBURST` determines the address boundary for wrapping bursts.
3.5 Write strobes

Write strobes is an optional feature, which enables a Manager to issue a write that updates only a subset of active write data bytes. The Write_Strobes property indicates if an interface supports write strobes.

True  Write strobes are supported and HWSTRB is included on the interface.
False Write strobes are not supported and HWSTRB is not included on the interface.

Note If Write_Strobes is not declared, it is considered as False.

3.5.1 Write strobes signaling

Table 2-2 on page 2-21 provides the information on HWSTRB signal for write strobes.

3.5.2 Write strobes rules

The following rules are applicable to write strobes in AHB:

- For the transfers, which are narrower than the data bus, HSIZE and HADDR determine which byte lanes are active.
  - Write strobes which correspond to an active byte lane can be HIGH or LOW. A transfer with LOW strobe bits for active byte lanes is known as a sparse write.
  - Write strobes which correspond to an inactive byte lane can be HIGH or LOW. An interface must use HSIZE and HADDR to determine which byte lanes are inactive.
- A transfer with all write strobes deasserted is permitted, no bytes are written in that transfer.
- The mapping of write strobes to write data lanes is not dependent on endianness.
- For read transfers, it is recommended that write strobes are deasserted.
- Write strobes are permitted to change between beats of a write burst.

3.5.3 Interoperability

Table 3-3 describes how to connect interfaces based on their Write_Strobes property:

<table>
<thead>
<tr>
<th>Write_Strobes</th>
<th>Subordinate: False</th>
<th>Subordinate: True</th>
</tr>
</thead>
<tbody>
<tr>
<td>Manager: False</td>
<td>Compatible.</td>
<td>Compatible.</td>
</tr>
<tr>
<td></td>
<td>Tie the HWSTRB input HIGH on the Subordinate interface.</td>
<td></td>
</tr>
<tr>
<td>Manager: True</td>
<td>Compatible if the Manager does not generate sparse writes.</td>
<td>Compatible.</td>
</tr>
</tbody>
</table>
3.6 Burst operation

Bursts of 4, 8, and 16-beats, undefined length bursts, and single transfers are defined in this protocol. It supports incrementing and wrapping bursts:

- Incrementing bursts access sequential locations and the address of each transfer in the burst is an increment of the previous address.
- Wrapping bursts wrap when they cross an address boundary. The address boundary is calculated as the product of the number of beats in a burst and the size of the transfer. The number of beats are controlled by HBURST and the transfer size is controlled by HSIZE.

For example, a four-beat wrapping burst of word (4-byte) accesses wraps at 16-byte boundaries. Therefore, if the start address of the burst is 0x34, then it consists of four transfers to addresses 0x34, 0x38, 0x3C, and 0x30.

HBURST[2:0] controls the burst type. Table 3-4 lists the possible burst types.

<table>
<thead>
<tr>
<th>HBURST[2:0]</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0b000</td>
<td>SINGLE</td>
<td>Single transfer burst</td>
</tr>
<tr>
<td>0b001</td>
<td>INCR</td>
<td>Incrementing burst of undefined length</td>
</tr>
<tr>
<td>0b010</td>
<td>WRAP4</td>
<td>4-beat wrapping burst</td>
</tr>
<tr>
<td>0b011</td>
<td>INCR4</td>
<td>4-beat incrementing burst</td>
</tr>
<tr>
<td>0b100</td>
<td>WRAP8</td>
<td>8-beat wrapping burst</td>
</tr>
<tr>
<td>0b101</td>
<td>INCR8</td>
<td>8-beat incrementing burst</td>
</tr>
<tr>
<td>0b110</td>
<td>WRAP16</td>
<td>16-beat wrapping burst</td>
</tr>
<tr>
<td>0b111</td>
<td>INCR16</td>
<td>16-beat incrementing burst</td>
</tr>
</tbody>
</table>

Managers must not attempt to start an incrementing burst that crosses a 1KB address boundary.

Managers can perform single transfers using either:

- SINGLE transfer burst.
- Undefined length burst that has a burst of length one.

Note

The burst size indicates the number of beats in the burst and not the number of bytes transferred. Calculate the total amount of data transferred in a burst by multiplying the number of beats by the amount of data in each beat, as indicated by HSIZE[2:0].

All transfers in a burst must be aligned to the address boundary equal to the size of the transfer. For example, word transfers must align to word address boundaries (HADDR[1:0] = 0b00), and halfword transfers to halfword address boundaries (HADDR[0] = 0). It is recommended that the address for IDLE transfers is aligned, to avoid spurious warnings in simulation. In Issues A and B of this specification, this was a rule rather than a recommendation.

3.6.1 Burst termination after a BUSY transfer

After a burst has started, the Manager uses BUSY transfers if it requires more time before continuing with the next transfer in the burst.

During an undefined length burst, INCR, the Manager might insert BUSY transfers and then decide that no more data transfers are required. Under these circumstances, it is acceptable for the Manager to then perform a NONSEQ or IDLE transfer that then effectively terminates the undefined length burst.
The protocol does not permit a Manager to end a burst with a BUSY transfer for fixed-length bursts of type:
- Incrementing INCR4, INCR8, and INCR16.
- Wrapping WRAP4, WRAP8, and WRAP16.

These fixed-length burst types must terminate with a SEQ transfer.

The Manager is not permitted to perform a BUSY transfer immediately after a SINGLE burst. SINGLE bursts must be followed by an IDLE transfer or a NONSEQ transfer.

3.6.2 Early burst termination

Bursts can be terminated by either:
- Subordinate error response
- Multi-layer interconnect termination

Subordinate error response

If a Subordinate provides an ERROR response, then the Manager can cancel the remaining transfers in the burst. However, this is not a strict requirement and it is also acceptable for the Manager to continue the remaining transfers in the burst.

If the Manager cancels the remaining transfers in the burst, then it must change HTRANS to indicate IDLE during the two-cycle Error response.

If the Manager does not complete that burst, then there is no requirement for it to rebuild the burst when it next accesses that Subordinate. For example, if a Manager only completes three beats of an eight-beat burst, then it does not have to complete the remaining five transfers when it next accesses that Subordinate.

Multi-layer interconnect termination

Although Managers are not permitted to terminate a burst request early, Subordinates must be designed to work correctly if the burst is not completed.

When a multi-layer interconnect component is used in a multi-Manager system, then it can terminate a burst so that another Manager can gain access to the Subordinate. The Subordinate must terminate the burst from the original Manager and then respond appropriately to the new Manager if this occurs.
3.6.3 Burst examples

Examples of various bursts are shown in the following sections:

- Four-beat wrapping burst, WRAP4
- Four-beat incrementing burst, INCR4 on page 3-38
- Eight-beat wrapping burst, WRAP8 on page 3-38
- Eight-beat incrementing burst, INCR8 on page 3-39
- Undefined length bursts, INCR on page 3-39

Four-beat wrapping burst, WRAP4

Figure 3-8 shows a write transfer using a four-beat wrapping burst, with a wait state added for the first transfer.

Because the burst is a four-beat burst of word transfers, the address wraps at 16-byte boundaries, and the transfer to address 0x3C is followed by a transfer to address 0x30.
Four-beat incrementing burst, INCR4

Figure 3-9 shows a read transfer using a four-beat incrementing burst, with a wait state added for the first transfer. In this case, the address does not wrap at a 16-byte boundary and the address 0x3C is followed by a transfer to address 0x40.

Eight-beat wrapping burst, WRAP8

Figure 3-10 shows a read transfer using an eight-beat wrapping burst.

Because the burst is an eight-beat burst of word transfers, the address wraps at 32-byte boundaries, and the transfer to address 0x3C is followed by a transfer to address 0x20.
Eight-beat incrementing burst, INCR8

Figure 3-11 shows a write transfer using an eight-beat incrementing burst.

This burst uses halfword transfers, therefore the addresses increase by two. Because the burst is incrementing, the addresses continue to increment beyond the 16-byte address boundary.

Undefined length bursts, INCR

Figure 3-12 shows incrementing bursts of undefined length.

Figure 3-12 shows two bursts:

- The first burst is a write consisting of two halfword transfers starting at address 0x20. These transfer addresses increment by two.
- The second burst is a read consisting of three word transfers starting at address 0x5C. These transfer addresses increment by four.
3.7 Waited transfers

Subordinates use **HREADYOUT** to insert wait states if they require more time to provide or sample the data. During a waited transfer, the Manager is restricted to what changes it can make to the transfer type and address. These restrictions are described in the following sections:

- **Transfer type changes during wait states**
- **Address changes during wait states** on page 3-43

### 3.7.1 Transfer type changes during wait states

When the Subordinate is requesting wait states, the Manager must not change the transfer type, except as described in:

- **IDLE transfer**
- **BUSY transfer, fixed-length burst** on page 3-41
- **BUSY transfer, undefined length burst** on page 3-42

#### IDLE transfer

During a waited transfer, the Manager is permitted to change the transfer type from IDLE to NONSEQ. When the **HTRANS** transfer type changes to NONSEQ the Manager must keep **HTRANS** constant, until **HREADY** is HIGH.

**Figure 3-13** shows a waited transfer for a SINGLE burst, with a transfer type change from IDLE to NONSEQ.

![Figure 3-13 Waited transfer, IDLE to NONSEQ](image)

In **Figure 3-13**:

- **T0-T1** The Manager initiates a SINGLE burst to address A.
- **T1-T2** The Manager inserts one IDLE transfer to address Y.
  The Subordinate inserts a wait state with **HREADYOUT** = LOW.
- **T2-T3** The Manager inserts one IDLE transfer to address Z.
- **T3-T4** The Manager changes the transfer type to NONSEQ and initiates an INCR4 transfer to address B.
- **T4-T6** With **HREADY** LOW, the Manager must keep **HTRANS** constant.
- **T5-T6** SINGLE burst to address A completes with **HREADY** HIGH and the Manager starts the first beat to address B.
- **T6-T7** First beat of the INCR4 transfer to address B completes and the Manager starts the next beat to address B+4.
BUSY transfer, fixed-length burst

During a waited transfer for a fixed-length burst, the Manager is permitted to change the transfer type from BUSY to SEQ. When the HTRANS transfer type changes to SEQ the Manager must keep HREADY constant, until HREADY is HIGH.

Note

Because BUSY transfers must only be inserted between successive beats of a burst, this does not apply to SINGLE bursts. Therefore this situation applies to the following burst types:

- INCR4, INCR8, and INCR16.
- WRAP4, WRAP8, and WRAP16.

Figure 3-14 shows a waited transfer in a fixed-length burst, with a transfer type change from BUSY to SEQ.

Figure 3-14 Waited transfer, BUSY to SEQ for a fixed-length burst

In Figure 3-14:

T0-T1 The Manager initiates the next beat of the INCR4 burst to address 0x24.
T1-T3 The Manager inserts a BUSY transfer to address 0x28.
The Subordinate inserts wait states with HREADYOUT = LOW.
T3-T4 The Manager changes the transfer type to SEQ and initiates the next beat of the burst to address 0x28.
T4-T6 With HREADY LOW, the Manager must keep HTRANS constant.
T5-T6 Beat to address 0x24 completes with HREADY HIGH.
T6-T7 Third beat of the INCR4 transfer to address 0x28 completes and the Manager starts the final beat to address 0x2C.
BUSY transfer, undefined length burst

During a waited transfer for an undefined length burst, INCR, the Manager is permitted to change from BUSY to any other transfer type, when \textit{HREADY} is LOW. The burst continues if a SEQ transfer is performed but terminates if an IDLE or NONSEQ transfer is performed.

Figure 3-15 shows a waited transfer during an undefined length burst, with a transfer type change from BUSY to NONSEQ.

![Figure 3-15 Waited transfer, BUSY to NONSEQ for an undefined length burst](image)

In Figure 3-15:

- **T0-T1**: The Manager initiates the next beat of the INCR burst to address 0x64.
- **T1-T3**: The Manager inserts a BUSY transfer to address 0x68.
  - The Subordinate inserts wait states with \textit{HREADYOUT} = LOW.
- **T3-T4**: The Manager changes the transfer type to NONSEQ and initiates a new burst to address 0x10.
- **T4-T6**: With \textit{HREADY} LOW, the Manager must keep \textit{HTRANS} constant.
- **T5-T6**: Undefined length burst completes with \textit{HREADY} HIGH and the Manager starts the first beat to address 0x10.
- **T6-T7**: First beat of the INCR4 transfer to address 0x10 completes and the Manager starts the next beat to address 0x14.
### Address changes during wait states

When the Subordinate is requesting wait states, the Manager can only change the address once, except as described in:

- *During an IDLE transfer*
- *After an ERROR response on page 3-44*

#### During an IDLE transfer

During a waited transfer, the Manager is permitted to change the address for IDLE transfers. When the HTRANS transfer type changes to NONSEQ, the Manager must keep the address constant until HREADY is HIGH.

Figure 3-16 shows a waited transfer for a SINGLE burst, with the address changing during the IDLE transfers.

![Figure 3-16 Address changes during a waited transfer, with an IDLE transfer](image)

In Figure 3-16:

- **T0-T1** The Manager initiates a SINGLE burst to address A.
- **T1-T2** The Manager inserts one IDLE transfer to address Y.
  - The Subordinate inserts a wait state with HREADYOUT = LOW.
- **T2-T3** The Manager inserts one IDLE transfer to address Z.
- **T3-T4** The Manager changes the transfer type to NONSEQ and initiates an INCR4 transfer to address B. Until HREADY goes HIGH, no more address changes are permitted.
- **T5-T6** SINGLE burst to address A completes with HREADY HIGH and the Manager starts the first beat to address B.
- **T6-T7** First beat of the INCR4 transfer to address B completes and the Manager starts the next beat to address B+4.
After an ERROR response

During a waited transfer, if the Subordinate responds with an ERROR response, then the Manager is permitted to change the address when \texttt{HREADY} is LOW. See \textit{ERROR response on page 5-61} for more information about the ERROR response.

Figure 3-17 shows a waited transfer, with the address changing following an ERROR response from the Subordinate.

In Figure 3-17:

- **T0-T1**: The Manager initiates the next beat of the burst to address \texttt{0x24}.
- **T1-T3**: The Manager initiates the next beat of the burst to address \texttt{0x28}.
  The Subordinate responds with OKAY.
- **T3-T4**: The Subordinate responds with ERROR.
- **T4-T5**: The Manager changes the transfer type to IDLE and is permitted to change the address while \texttt{HREADY} is LOW.
  The Subordinate completes the ERROR response.
- **T5-T6**: The Subordinate at address \texttt{0xC0} responds with OKAY.
3.8 Protection control

Issue A of this specification defined a 4-bit HPROT signal, which is described in this section.

Issue B of this specification adds extended memory types and this is described in more detail in Memory types on page 3-46.

Note

The name of HPROT[3] is changed between Issue A and Issue B of this specification, but the definition remains the same. In Issue A HPROT[3] was designated Cacheable, in Issue B it is designated Modifiable.

The protection control signals, HPROT[3:0], provide additional information about a bus access and are primarily intended for use by any module that implements some level of protection.

The signals indicate if the transfer is:

- An opcode fetch or data access.
- A privileged mode access or user mode access.

For Managers with a Memory Management Unit, these signals also indicate if the current access is Cacheable or Bufferable. Table 3-5 lists the HPROT signal encoding.

Table 3-5 Protection signal encoding

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>-</td>
<td>-</td>
<td>-</td>
<td>0</td>
<td>Opcode fetch</td>
</tr>
<tr>
<td>-</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>Data access</td>
</tr>
<tr>
<td>-</td>
<td>-</td>
<td>0</td>
<td>-</td>
<td>User access</td>
</tr>
<tr>
<td>-</td>
<td>-</td>
<td>1</td>
<td>-</td>
<td>Privileged access</td>
</tr>
<tr>
<td>-</td>
<td>0</td>
<td>-</td>
<td>-</td>
<td>Non-bufferable</td>
</tr>
<tr>
<td>-</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>Bufferable</td>
</tr>
<tr>
<td>0</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Non-cacheable</td>
</tr>
<tr>
<td>1</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Cacheable</td>
</tr>
</tbody>
</table>

Note

Many Managers are not capable of generating accurate protection information. If a Manager is not capable of generating accurate protection information, it is recommended that:

- The Manager sets HPROT to 0b0011 to correspond to a Non-cacheable, Non-bufferable, privileged, data access.
- Subordinates do not use HPROT unless necessary.

The HPROT control signals have the same timing as the address bus. However, they must remain constant throughout a burst transfer.
3.9 Memory types

AHB5 defines the Extended_Memory_Types property. This property defines whether an interface supports the extended memory types described in this section. If this property is not defined, then the interface does not support the extended memory types.

This issue of the specification adds additional HPROT signaling and provides a more detailed list of requirements for each of the memory types.

Table 3-6 shows the meaning of each HPROT bit and Table 3-7 on page 3-47 provides a mapping between HPROT[6:2] and the memory type.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HPROT[0]</td>
<td>Data/Inst</td>
<td>When asserted, this bit indicates the transfer is a data access. When deasserted this bit indicates the transfer is an instruction fetch.</td>
</tr>
<tr>
<td>HPROT[1]</td>
<td>Privileged</td>
<td>When asserted, this bit indicates the transfer is a privileged access. When deasserted this bit indicates the transfer is an unprivileged access.</td>
</tr>
<tr>
<td>HPROT[2]</td>
<td>Bufferable</td>
<td>If both of HPROT[4:3] are deasserted, then when this bit is:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Deasserted, the write response must be given from the final destination.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Asserted, the write response can be given from an intermediate point, but the write transfer is required to be made visible at the final</td>
</tr>
<tr>
<td></td>
<td></td>
<td>destination in a timely manner.</td>
</tr>
<tr>
<td>HPROT[3]</td>
<td>Modifiable</td>
<td>When asserted, the characteristics of the transfer can be modified. When deasserted the characteristics of the transfer must not be modified.</td>
</tr>
<tr>
<td>HPROT[4]</td>
<td>Lookup</td>
<td>When asserted, the transfer must be looked up in a cache. When deasserted, the transfer does not need to be looked up in a cache and the transfer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>must propagate to the final destination.</td>
</tr>
<tr>
<td>HPROT[5]</td>
<td>Allocate</td>
<td>When asserted, for performance reasons, it is recommended that this transfer is allocated in the cache. When deasserted, for performance reasons,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>it is recommended that this transfer is not allocated in the cache.</td>
</tr>
<tr>
<td>HPROT[6]</td>
<td>Shareable</td>
<td>When asserted, indicates that this transfer is to a region of memory that is shared with other Managers in the system. A response for the transfer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>must not be provided until the transfer is visible to other Managers. When deasserted, indicates that this transfer is Non-shareable and the region of</td>
</tr>
<tr>
<td></td>
<td></td>
<td>memory is not shared with other Managers in the system. A response for the transfer does not guarantee the transfer is visible to other Managers.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit is ignored and must be zero for transfers to Device memory.</td>
</tr>
</tbody>
</table>

Table 3-6 Meaning of the HPROT bits
3.9 Memory types

3.9.1 Data or Instruction

All transfers include the Data or Instruction protection bit \texttt{HPROT[0]}:
- When asserted, this bit indicates the transfer is a data access.
- When deasserted this bit indicates the transfer is an instruction fetch.

The protocol defines this indication as a hint. It is not accurate in all cases, for example, where a transaction contains a mix of instruction and data items.

It is recommended that a Manager sets \texttt{HPROT[0]} HIGH, to indicate a data access unless the access is specifically known to be an instruction access.

3.9.2 Unprivileged or Privileged

All transfers include the Privileged or Unprivileged protection bit, \texttt{HPROT[1]}:
- When asserted, this bit indicates the transfer is a Privileged access.
- When deasserted this bit indicates the transfer is an Unprivileged access.

\textbf{Note}

Some processors support multiple levels of privilege, see the documentation for the selected processor to determine the mapping to AHB privilege levels. The only distinction provided is between Privileged and Unprivileged access.

3.9.3 Memory type

This section provides additional information on the \texttt{HPROT} Protection Control signals and how these signals relate to different memory types.

The Device memory type E suffix indicates that an early write response is permitted.

The Device memory type nE suffix indicates that an early write response is not permitted and that the write response must come from the final destination.

Table 3-7 shows the mapping between \texttt{HPROT[6:2]} signaling and the memory type. The bit combinations that Table 3-7 does not show, are not permitted.

\textbf{Table 3-7 Permitted combinations of HPROT bits}

\begin{tabular}{llllll}
\textbf{HPROT[6]} & \textbf{HPROT[5]} & \textbf{HPROT[4]} & \textbf{HPROT[3]} & \textbf{HPROT[2]} & \textbf{Memory Type} \\
Shareable & Allocate & Lookup & Modifiable & Bufferable & \\
0a & 0 & 0 & 0 & 0 & Device-nE \\
0a & 0 & 0 & 0 & 1 & Device-E \\
0 & 0 & 0 & 1 & 0 & Normal Non-cacheable, Non-shareable \\
0 & 0 or 1 & 1 & 1 & 0 & Write-through, Non-shareable \\
0 & 0 or 1 & 1 & 1 & 1 & Write-back, Non-shareable \\
1 & 0 & 0 & 1 & 0 & Normal Non-cacheable, Shareable \\
1 & 0 or 1 & 1 & 1 & 0 & Write-through, Shareable \\
1 & 0 or 1 & 1 & 1 & 1 & Write-back, Shareable \\
\end{tabular}

\textit{a. Not applicable and must be zero for Device memory.}

The following sections detail the requirements for each memory type.
### 3.9.4 Device memory requirements

For all Device memory, that is Device-nE and Device-E, the required behavior is:

- Read data must be obtained from the final destination.
- Transfers must not be split into multiple transfers or merged with other transfers.
- Reads must not be prefetched or performed speculatively.
- Writes must not be merged.
- All read and write transfers from the same Manager to the same Subordinate must remain ordered.
- The size of the transfer, as indicated by `HSIZE`, must not be changed.
- A burst of transfers is permitted to be broken into a number of smaller bursts. However, the total number of NONSEQ and SEQ transfers in the original burst must be the same as the total number of NONSEQ and SEQ transfers in the resultant smaller bursts.
- The only change permitted to `HPROT` is to convert a transfer from Bufferable to Non-bufferable.

For Device-nE:

- Write response must be obtained from the final destination.

For Device-E:

- The write response can be obtained from an intermediate point.
- Write transfers must be observable to all other Managers at the point that a write response is given.
- Write transfers must arrive at the final destination in a timely manner.

### 3.9.5 Normal memory requirements

Normal memory can be Normal Non-cacheable, Write-through, or Write-back. For Normal memory, the required behavior is:

- Reads can be speculative.
- Reads can fetch more data than required.
- Writes can be merged.
- The characteristics of the transfer, as indicated by `HBURST` and `HSIZE` can be changed.
- Read and write transfers from the same Manager to addresses that overlap must remain ordered.
- For Shareable transactions, the response must only be given when the transfer is visible to all other Managers.

Additionally, for Normal Non-cacheable memory:

- Write transfers must be made visible at the final destination in a timely manner.

#### Note

There is no mechanism to determine when a write transfer has reached its final destination.

- Read data must be obtained either from:
  - The final destination.
  - A write transfer that is progressing to its final destination.

- If read data is obtained from a write transfer:
  - It must be obtained from the most recent version of the write.
  - The data must not be cached to service a later read.

- Reads must not cache the data obtained for later use.
Note

For a Normal Non-cacheable Memory, read data can be obtained from a write transfer that is still progressing to its final destination, this is indistinguishable from the read and write transfers propagating to arrive at the final destination at the same time. Read data returned in this manner does not indicate that the write transfer is visible at the final destination.

Additionally, for Write-through:
- The write response can be obtained from an intermediate cache or buffer.
- Read data can be cached in an intermediate cache or buffer.
- A cache lookup is required for read and write transfers.
- Write transactions must be made visible at the final destination in a timely manner.

Note

There is no mechanism to determine when a write transaction is visible at the final destination.

Additionally, for Write-back:
- The write response can be obtained from an intermediate cache or buffer.
- Read data can be cached in an intermediate cache or buffer.
- A cache lookup is required for read and write transfers.
- Write transactions are not required to be made visible at the final destination.

### Allocate attribute

Write-through and Write-back transfers include an Allocate attribute, HPROT[5]. For performance reasons, it is recommended that:
- When asserted, this transfer is allocated in the cache.
- When deasserted, this transfer is not allocated in the cache.

### Legacy Considerations

Table 3-8 shows the recommended mapping to provide HPROT[6:0] signaling for a component that only includes HPROT[3:0] signaling.

#### Table 3-8 Mapping of an HPROT[3:0] signaling component to provide HPROT[6:0] signaling

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Non-cacheable, Non-bufferable</td>
<td>Strongly ordered</td>
<td>Device-nE</td>
</tr>
<tr>
<td>Non-cacheable, Bufferable</td>
<td>Device</td>
<td>Device-E</td>
</tr>
<tr>
<td>Cacheable, Non-bufferable</td>
<td>Write-through</td>
<td>Write-through,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Shareable</td>
</tr>
<tr>
<td>Cacheable, Bufferable</td>
<td>Write-back</td>
<td>Write-back,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Shareable</td>
</tr>
</tbody>
</table>
When using components that support HPROT[6:0] in a system that only includes HPROT[3:0], then the higher order HPROT bits can be removed.

Note

This approach results in the mapping of Write-through to Non-cacheable memory. However, an alternative scheme can be used, in particular, if additional information is provided to determine a more appropriate mapping.
3.10 Secure transfers

AHB5 defines the Secure_Transfers property. This property defines whether an interface supports the concept of Secure and Non-secure transfers. If this property is not defined, then the interface does not support Secure transfers.

An interface that supports Secure transfers has an additional signal, HNONSEC. This signal is asserted for a Non-secure transfer and deasserted for a Secure transfer.

**HNONSEC** is an address phase signal and must be constant throughout a burst.

Care must be taken when interfacing between components that do not support Secure transfers.

--- Note ---

This signal is defined so that when it is asserted the transfer is identified as Non-secure. This is consistent with other signaling in implementations of the Arm Security Extensions.
3 Transfers
3.10 Secure transfers
Chapter 4
Bus Interconnection

This chapter describes the additional interconnect logic required for AMBA AHB systems. It contains the following sections:

- Interconnect on page 4-54
- Address decoding on page 4-55
- Read data and response multiplexor on page 4-56
4.1 Interconnect

An interconnect component provides the connection between Managers and Subordinates in a system.

A single Manager system only requires the use of a Decoder and Multiplexor, as described in the following sections.

A multi-Manager system requires the use of an interconnect that provides arbitration and the routing of signals from different Managers to the appropriate Subordinates. This routing is required for address, control, and write data signaling. Further details of the different approaches used for multi-Manager systems, such as single layer or multi-layer interconnects, are not provided within this specification.

See Multi-layer AHB Technical Overview (ARM DVI 0045) for more information about implementing a multi-layer AHB-Lite interconnect.
4.2 Address decoding

An address decoder provides a select signal, HSELx, for each Subordinate on the bus. Simple address decoding schemes are encouraged to avoid complex decode logic and to ensure high-speed operation.

A Subordinate must only sample the HSELx, address, and control signals when HREADY is HIGH, indicating that the current transfer is completing. Under certain circumstances, it is possible that HSELx is asserted when HREADY is LOW, but the selected Subordinate has changed by the time the current transfer completes. See Address changes during wait states on page 3-43.

The minimum address space that can be allocated to a single Subordinate is 1KB, and the start and the end of the address region must exist on a 1KB boundary. All Managers are designed so that they do not perform incrementing transfers over a 1KB address boundary. This ensures that a burst never crosses an address decode boundary.

Figure 4-1 shows the HSELx Subordinate select signals generated by the decoder.

---

**Figure 4-1 Subordinate select signals**

**4.2.1 Default Subordinate**

If a system design does not contain a completely filled memory map, then an additional default Subordinate must be implemented to provide a response when any of the nonexistent address locations are accessed.

If a NONSEQUENTIAL or SEQUENTIAL transfer is attempted to a nonexistent address location, then the default Subordinate provides an ERROR response.

IDLE or BUSY transfers to nonexistent locations result in a zero wait state OKAY response.

---

**4.2.2 Multiple Subordinate select**

A single Subordinate interface is permitted to support multiple Subordinate select, HSELx, signals. Each HSELx signal corresponds to a different decode of the higher-order address bits.

This permits a single Subordinate interface to provide multiple logical interfaces, each with a different location in the system address map. The minimum address space that can be allocated to a logical interface is 1KB. This approach removes the need for a Subordinate to support the address decode to differentiate between the logical interfaces.

A typical use case for multiple HSELx signals is a peripheral that has its main data path and control registers at different locations in the address map. Both locations can be accessed through a single interface without the need for the Subordinate to perform an address decode.
4.3 Read data and response multiplexor

The AHB protocol is used with a read data multiplexor interconnection scheme. The Manager drives out the address and control signals to all the Subordinates, with the decoder selecting the appropriate Subordinate during the data phase of the transfer. Any response data from the selected Subordinate, passes through the read data multiplexor to the Manager.

Figure 4-2 shows the multiplexor interconnection structure required to implement a design with three Subordinates.

---

**Note**

If Exclusive Transfers are supported, the multiplexor must also route the appropriate HEXOKAY signal to the Manager.
4.4 Interconnect with AHB interfaces

Generic interconnect products can offer AHB as an interface option, among others such as AMBA AXI or AMBA APB. Figure 4-3 shows how a generic interconnect might implement HTRANS, HREADY, and HSEL.

In this example, the Manager side of the interconnect uses HTRANS to indicate valid transfers and has a single HREADY signal. HREADY is used to stall a transfer when the Subordinate has inserted wait states or when the Manager is waiting for arbitration from within the interconnect.

The Subordinate side of the interconnect also includes an HSEL output and two HREADY signals. HREADYOUT from the Subordinate is passed to the Managers to insert wait states. The HREADY output from the interconnect can be used to stall a Subordinate if the data phase of the previous transfer is stalled.

An alternative implementation would be for HSEL to be tied HIGH on the Subordinates and the interconnect to override HTRANS to IDLE for unselected Subordinates.

![Diagram showing interconnect with AHB interfaces](image-url)
4 Bus Interconnection

4.4 Interconnect with AHB interfaces
Chapter 5
Subordinate Response Signaling

This chapter describes the Subordinate response signaling. It contains the following section:
• Subordinate transfer responses on page 5-60
5.1 Subordinate transfer responses

After a Manager has started a transfer, the Subordinate controls how the transfer progresses. A Manager cannot cancel a transfer after it has commenced.

For components that support the AHB5 Exclusive_Transfers property, see Exclusive access signaling on page 10-84 for details of the additional HEXOKAY transfer response signal.

A Subordinate must provide a response that indicates the status of the transfer when it is accessed. The transfer status is provided by the HRESP signal. Table 5-1 lists the HRESP states.

Table 5-1 shows that the complete transfer response is a combination of the HRESP and HREADYOUT signals.

<table>
<thead>
<tr>
<th>HRESP</th>
<th>Response</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>OKAY</td>
<td>The transfer has either completed successfully or additional cycles are required for the Subordinate to complete the request. The HREADYOUT signal indicates whether the transfer is pending or complete.</td>
</tr>
<tr>
<td>1</td>
<td>ERROR</td>
<td>An error has occurred during the transfer. The error condition must be signaled to the Manager so that it is aware the transfer has been unsuccessful. A two-cycle response is required for an error condition with HREADYOUT being asserted in the second cycle.</td>
</tr>
</tbody>
</table>

Table 5-2 lists the complete transfer response based on the status of the HRESP and HREADYOUT signals.

<table>
<thead>
<tr>
<th>HRESP</th>
<th>HREADYOUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Transfer pending</td>
</tr>
<tr>
<td>1</td>
<td>ERROR response, first cycle</td>
</tr>
</tbody>
</table>

This means the Subordinate can complete the transfer in the following three ways:

- Immediately complete the transfer.
- Signal an error to indicate that the transfer has failed.
- Insert one or more wait states to enable time to complete the transfer.

These three Subordinate transfer responses are described in:

- **Transfer done**
- **Transfer pending**
- **ERROR response** on page 5-61

5.1.1 Transfer done

A successful completed transfer is signaled when HREADY is HIGH and HRESP is OKAY.

5.1.2 Transfer pending

A typical Subordinate uses HREADYOUT to insert the appropriate number of wait states into the data phase of the transfer. The transfer then completes with HREADYOUT HIGH and an OKAY response to indicate the successful completion of the transfer.

When a Subordinate inserts a number of wait states prior to completing the response, it must drive HRESP to OKAY.
### Note

In general, every Subordinate must have a predetermined maximum number of wait states that it inserts before it completes a transfer. This enables the maximum latency for accessing the bus to be calculated. Inserting wait states stalls the entire AHB interface, so long periods of wait states can have a negative impact on the system performance.

#### 5.1.3 ERROR response

A Subordinate uses the ERROR response to indicate some form of error condition with the associated transfer. Usually this denotes a protection error such as an attempt to write to a read-only memory location.

Although an OKAY response can be given in a single cycle, the ERROR response requires two cycles. To start the ERROR response, the Subordinate drives \textit{HRESP} HIGH to indicate ERROR while driving \textit{HREADYOUT} LOW to extend the transfer for one extra cycle. In the next cycle \textit{HREADYOUT} is driven HIGH to end the transfer and \textit{HRESP} remains driven HIGH to indicate ERROR.

The two-cycle response is required because of the pipelined nature of the bus. By the time a Subordinate starts to issue an ERROR response, then the address for the following transfer has already been broadcast onto the bus. The two-cycle response provides sufficient time for the Manager to cancel this next access and drive \textit{HTRANS}[1:0] to IDLE before the start of the next transfer.

If the Subordinate requires more than two cycles to provide the ERROR response, then additional wait states can be inserted at the start of the transfer. During this time \textit{HREADY} is LOW and the response must be set to OKAY.

Figure 5-1 shows a transfer with an ERROR response.

In Figure 5-1:

- **T1-T2** The Subordinate inserts a wait state and provides an OKAY response.
- **T2-T3** The Subordinate issues an ERROR response. This is the first cycle of the ERROR response because \textit{HREADY} is LOW.
- **T3-T4** The Subordinate issues an ERROR response. This is the last cycle of the ERROR response because \textit{HREADY} is now HIGH. The Manager changes the transfer type to IDLE. This cancels the intended transaction to address B, that was registered by a Subordinate at time T2.
- **T4-T5** Subordinate responds with an OKAY response.

If a Subordinate provides an ERROR response, then the Manager can cancel the remaining transfers in the burst. However, this is not a strict requirement and it is acceptable for the Manager to continue the remaining transfers in the burst. A Manager, which receives an ERROR response to a read transfer might still use the data. A Subordinate cannot rely on the ERROR response to prevent the reading of a value on \textit{HRDATA}. It is recommended that \textit{HRDATA} is driven to zero when an ERROR response is given to a read transfer.
5 Subordinate Response Signaling

5.1 Subordinate transfer responses
Chapter 6
Data Buses

This chapter describes the data buses. It contains the following sections:

- Data buses on page 6-64
- Endianness on page 6-65
- Data bus width on page 6-69
6.1 Data buses

Separate read and write data buses are required to implement an AHB system. Although the recommended minimum data bus width is specified as 32-bits, this can be changed as described in Data bus width on page 6-69. The data buses are described in:

- HWDATA
- HRDATA
- Endianness on page 6-65

6.1.1 HWDATA

The Manager drives the write data bus during write transfers. If the transfer is extended, then the Manager must hold the data valid until the transfer completes, as indicated by HREADY HIGH. See Clock on page 7-72 for details on holding signals valid across multiple cycles.

For transfers that are narrower than the width of the bus, for example a 16-bit transfer on a 32-bit bus, the Manager only has to drive the appropriate byte lanes. The Subordinate selects the write data from the correct byte lanes. See Endianness on page 6-65 for details of the byte lanes that are active for a little-endian and big-endian system.

6.1.2 HRDATA

The appropriate Subordinate drives the read data bus during read transfers. If the Subordinate extends the read transfer by holding HREADY LOW, then the Subordinate only has to provide valid data in the final cycle of the transfer, as indicated by HREADY HIGH.

For transfers that are narrower than the width of the bus, the Subordinate is only required to provide valid data on the active byte lanes. The Manager selects the data from the correct byte lanes.

A Subordinate only has to provide valid data when a transfer completes with an OKAY response. ERROR responses do not require valid read data.
6.2 Endianness

AHB supports both big-endian and little-endian systems. Two approaches to big-endian data storage are supported.

AHB5 introduces the Endian property to define which form of big-endian data access is supported.

**BE8**  
Byte-invariant big-endian. The term, byte-invariant big-endian, is derived from the fact that a byte access (8-bit) uses the same data bus bits as a little-endian access to the same address.

**BE32**  
Word-invariant big-endian. The term, word-invariant big-endian, is derived from the fact that a word access (32-bit) uses the same data bus bits for the Most Significant (MS) and the Least Significant (LS) bytes as a little-endian access to the same address.

Additional information on byte-invariant big-endian can be found in the section *Byte invariance* on page 6-67.

The following set of equations defines which data bits are used for little-endian, byte-invariant big-endian, and word-invariant big-endian accesses.

The equations use the following variables:
- `address` The address of the transfer.
- `Data_Bus_Bytes` The number of 8-bit data bus byte lanes.
- `INT(x)` Rounded down integer value of x.

### 6.2.1 Little-endian

When a little-endian component accesses a byte, the following equation shows which data bus bits are used:

\[
\text{Byte}_\text{Lane} = \text{Address} - \left(\text{INT}\left(\frac{\text{Address}}{\text{Data}_\text{Bus}_\text{Bytes}}\right)\right) \times \text{Data}_\text{Bus}_\text{Bytes}
\]

Data is transferred on `DATA[8 \times Byte_Lane + 7 : (8 \times Byte_Lane)]`

When larger little-endian transfers occur, data is transferred such that:
- The LS byte is transferred to the transfer address.
- Increasingly significant bytes are transferred to sequentially incrementing addresses.

### 6.2.2 Byte-invariant big-endian

When a byte-invariant big-endian component accesses a byte, the following equation shows which data bus bits are used:

\[
\text{Byte}_\text{Lane} = \text{Address} - \left(\text{INT}\left(\frac{\text{Address}}{\text{Data}_\text{Bus}_\text{Bytes}}\right)\right) \times \text{Data}_\text{Bus}_\text{Bytes}
\]

Data is transferred on `DATA[8 \times Byte_Lane + 7 : (8 \times Byte_Lane)]`

Note

These equations are identical to those for little-endian. Because big-endian and little-endian accesses are identical for byte transfers, the term byte-invariant is used for these transfers.

Note

When larger byte-invariant big-endian transfers occur, data is transferred such that:
- The MS byte is transferred to the transfer address.
- Decreasingly significant bytes are transferred to sequentially incrementing addresses.

Note

This is the key difference between byte-invariant big-endian and little-endian components.
6.2.3 Word-invariant big-endian

When a word-invariant big-endian component accesses a byte, the following equation shows which data bus bits are used:

\[
\text{Address\_Offset} = \text{Address} - (\text{INT}(\text{Address} / \text{Data\_Bus\_Bytes})) \times \text{Data\_bus\_Bytes}
\]

\[
\text{Word\_Offset} = (\text{INT}(\text{Address\_Offset} / 4)) \times 4
\]

\[
\text{Byte\_Offset} = \text{Address\_Offset} - \text{Word\_Offset}
\]

Data is transferred on \(\text{DATA}[8 \times (\text{Word\_Offset} + 3 - \text{Byte\_Offset}) + 7 : 8 \times (\text{Word\_Offset} + 3 - \text{Byte\_Offset})]\)

For a 32-bit bus, the \(\text{Word\_Offset}\) will always be zero and therefore the equation simplifies to:

\(\text{DATA}[(8 \times (3 - \text{Byte\_Offset})) + 7 : 8 \times (3 - \text{Byte\_Offset})]\)

--- Note ---

This shows a key difference between word-invariant big-endian and little-endian components. A word-invariant big-endian component transfers a byte quantity using different data bus bits compared to both little-endian and byte-invariant big-endian components.

For halfword and word transfers using word-invariant big-endian, data is transferred such that:

- The most significant byte is transferred to the transfer address.
- Decreasingly significant bytes are transferred to sequentially incrementing addresses.

For transfers larger than a word using word-invariant big-endian, data is split into word size blocks:

- The least significant word is transferred to the transfer address.
- Increasingly significant words are transferred to incrementing addresses.

The 32-bit data bus in Table 6-1, Table 6-2 on page 6-67, and Table 6-3 on page 6-67 can be extended for wider data bus implementations.

Burst transfers that have a transfer size less than the width of the data bus have different active byte lanes for each beat of the burst.

Table 6-1 and Table 6-2 on page 6-67 show the byte lanes on a 32-bit bus that are active in a little-endian or byte-invariant big-endian system. The active byte lanes are identical in both cases, but the locations of the most significant and least significant bytes differ.

--- Table 6-1 Active byte lanes for a 32-bit little-endian data bus ---

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Word</td>
<td>0</td>
<td>Active[MS]</td>
<td>Active</td>
<td>Active</td>
<td>Active[LS]</td>
</tr>
<tr>
<td>Halfword</td>
<td>0</td>
<td>-</td>
<td>-</td>
<td>Active[MS]</td>
<td>Active[LS]</td>
</tr>
<tr>
<td>Halfword</td>
<td>2</td>
<td>Active[MS]</td>
<td>Active[LS]</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>0</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Active</td>
</tr>
<tr>
<td>Byte</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>Active</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>2</td>
<td>-</td>
<td>Active</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>3</td>
<td>Active</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>
6.2 Endianness

The use of byte-invariant big-endian data structures simplifies accessing a mixed-endian data structure in a single memory space.

Using byte-invariant big-endian and little-endian means that, for any multi-byte element in a data structure:

- The element uses the same continuous bytes of memory, regardless of the endianness of the data.
- The endianness determines the order of those bytes in memory, meaning it determines whether the first byte in memory is the MS byte or the LS byte of the element.
- Any byte transfer to a given address passes the eight bits of data on the same data bus wires to the same address location, regardless of the endianness of any data element of which the byte is a part.

Table 6-2 Active byte lanes for a 32-bit byte-invariant big-endian data bus

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Word</td>
<td>0</td>
<td>Active[LS]</td>
<td>Active</td>
<td>Active</td>
<td>Active[MS]</td>
</tr>
<tr>
<td>Halfword</td>
<td>0</td>
<td>-</td>
<td>-</td>
<td>Active[LS]</td>
<td>Active[MS]</td>
</tr>
<tr>
<td>Halfword</td>
<td>2</td>
<td>Active[LS]</td>
<td>Active[MS]</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>0</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Active</td>
</tr>
<tr>
<td>Byte</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>Active</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>2</td>
<td>-</td>
<td>Active</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>3</td>
<td>Active</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

Table 6-3 Active byte lanes for a 32-bit word-invariant big-endian data bus

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Word</td>
<td>0</td>
<td>Active[MS]</td>
<td>Active</td>
<td>Active</td>
<td>Active[LS]</td>
</tr>
<tr>
<td>Halfword</td>
<td>0</td>
<td>Active[MS]</td>
<td>Active[LS]</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Halfword</td>
<td>2</td>
<td>-</td>
<td>-</td>
<td>Active[MS]</td>
<td>Active[LS]</td>
</tr>
<tr>
<td>Byte</td>
<td>0</td>
<td>Active</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>1</td>
<td>-</td>
<td>Active</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>2</td>
<td>-</td>
<td>Active</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Byte</td>
<td>3</td>
<td>-</td>
<td>-</td>
<td>Active</td>
<td>-</td>
</tr>
</tbody>
</table>

6.2.4 Byte invariance
Figure 6-1 shows an example of a data structure that requires byte-invariant access. In this example, the header fields use little-endian ordering, and the data payload uses big-endian ordering.

In this structure, for example, Count is a two-byte little-endian element, meaning its lowest address is its LS byte. The use of byte invariance ensures that a big-endian access to the payload does not corrupt the little-endian element.
6.3 Data bus width

One method to improve bus bandwidth without increasing the frequency of operation is to make the data path of the on-chip bus wider.

Specifying a fixed width of bus means that, in many cases, the width of the bus is not optimal for the application. Therefore an approach has been adopted that enables flexibility of the width of bus but still ensures that modules are highly portable between designs.

The protocol allows the data bus to be 8, 16, 32, 64, 128, 256, 512, or 1024-bits wide. However, it is recommended that a minimum bus width of 32 bits is used. A maximum bus width of 256 bits is adequate for almost all applications.

For read and write transfers, the receiving module must select the data from the correct byte lane on the bus. Replication of data across all byte lanes is not required.

The following sections describe:
- Implementing a narrow Subordinate on a wide bus
- Implementing a wide Subordinate on a narrow bus on page 6-70
- Implementing a Manager on a wide bus on page 6-70

6.3.1 Implementing a narrow Subordinate on a wide bus

Figure 6-2 shows how a Subordinate module that has been originally designed to operate with a 32-bit data bus can be converted to operate on a 64-bit bus. This only requires the addition of external logic, rather than any internal design changes, the technique is therefore applicable to hard macrocells.

For the output, when converting a narrow bus to a wider bus, do one of the following:
- Replicate the data on both halves of the wide bus as Figure 6-2 shows.
- Use additional logic to ensure that only the appropriate half of the bus is changed. This results in a reduction of power consumption.

A Subordinate can only accept transfers that are as wide as its natural interface. If a Manager attempts a transfer that is wider than the Subordinate can support, then the Subordinate can use the ERROR transfer response.
6.3.2 Implementing a wide Subordinate on a narrow bus

Predesigned or imported Subordinates can be adapted to work with a narrower data bus by using external logic. Figure 6-3 shows a wide Subordinate being implemented on a narrow bus.

Figure 6-3 Wide Subordinate on a narrow bus

6.3.3 Implementing a Manager on a wide bus

Managers can be modified to work on a wider bus than originally intended in the same way that the Subordinate is modified to work on a wider bus. Do this by:

• Multiplexing the input bus.
• Replicating the output bus.

Note

Managers cannot work on a narrower bus than originally intended unless some mechanism is included in the Manager to limit the width of transfers that the Manager attempts. The Manager must never attempt a transfer where the width, as indicated by HSIZE, is wider than the data bus that it connects to.
Chapter 7
Clock and Reset

This chapter describes the timing of the protocol clock and reset signals. It contains the following section:

- Clock and reset requirements on page 7-72
7.1 Clock and reset requirements

This section describes the requirements for implementing the HCLK and HRESETn signals.

7.1.1 Clock

Each component uses a single clock signal, HCLK. All input signals are sampled on the rising edge of HCLK. All output signal changes must occur after the rising edge of HCLK.

Signals that are described as being stable are required to remain at the same value when sampled at different rising clock edges in an extended transfer. However, it is possible that these signals can glitch after clock edges, returning to the same value as previously driven.

--- Note ---

It is possible to observe this behavior when using a typical synthesis design flow, where the control signals for an output multiplexor can change during an extended transfer, but they result in the same output value being used.

---

It is IMPLEMENTATION DEFINED whether an interface is glitch free between rising clock edges.

AHB5 defines the Stable_Between_Clock property. This property is defined to determine if an interface guarantees that signals that are required to be stable remain stable between rising clock edges.

If this property is True, it is guaranteed that signals that are required to be stable remain stable and glitch free between rising clock edges.

If this property is False, or is not defined, signals can glitch between rising clock edges.

7.1.2 Reset

The reset signal, HRESETn, is the only active LOW signal in the protocol and is the primary reset for all bus elements. The reset can be asserted asynchronously, but is deasserted synchronously after the rising edge of HCLK.

A component must define a minimum number of cycles for which the reset signal must be asserted to ensure that the component is fully reset and the outputs are at the required reset values.

During reset all Managers must ensure the address and control signals are at valid levels and that HTRANS[1:0] indicates IDLE.

During reset all Subordinates must ensure that HREADYOUT is HIGH.
Chapter 8
Signal validity

This chapter describes the rules when signals must be valid in AMBA AHB. It contains the following sections:

- Signal validity in AMBA AHB on page 8-74
- Signal validity rules on page 8-75
8.1 Signal validity in AMBA AHB

When signals are not required to be valid they can take any value, but 0 or X is recommended. When a data transfer has invalid byte lanes, it is recommended that they are driven to 0. This ensures that there can be no leaking of data between transactions when invalid byte lanes are sampled.
8.2 Signal validity rules

The following signals must always be valid:

- HTRANS
- HADDR
- HSEL
- HMASTLOCK
- HREADY
- HREADYOUT
- HRESP

The following signals must be valid when HTRANS is not IDLE:

- HBURST
- HPROT
- HSIZE
- HNONSEC
- HEXCL
- HMASTER
- HWRITE
- HAUSER

The following signals must be valid during the data phase of a write transaction:

- HWDATA
- HWSTRB
- HWUSER

The following signals must be valid in the data phase of a write transaction when HREADY is HIGH and HRESP is LOW:

- HEXOKAY
- HBUSER

The following signals must be valid in the data phase of a read transaction when HREADY is HIGH and HRESP is LOW:

- HRDATA
- HEXOKAY
- HRUSER
- HBUSER
8 Signal validity
8.2 Signal validity rules
Chapter 9
Atomicity

This chapter defines two atomic properties. It contains the following sections:

- *Single-copy atomicity size on page 9-78*
- *Multi-copy atomicity on page 9-79*
9 Atomicity
9.1 Single-copy atomicity size

The single-copy atomicity size defines the number of data bytes that a transfer is guaranteed to update atomically.

The single-copy atomicity size is defined for a group of components that are communicating. For example:

• A processor, DSP, and DRAM controller are in a 64-bit single-copy atomic group.
• A larger group, including a processor, DSP, DMA, DRAM, SRAM, and peripherals are in a 32-bit single-copy atomic group.

A transfer never has a single-copy atomicity guarantee greater than the alignment of its start address. For example, a burst in a 64-bit single-copy atomic group that is not aligned to an 8-byte boundary does not have any 64-bit single-copy atomicity guarantee.

When a write transfer updates a memory location, it must be guaranteed that an observer will see either:

• No update to the location.
• An update to at least a single-copy atomicity size amount of data.

It is not permitted for another observer to see some data bytes updated within the single-copy atomicity size at one point in time, and then other data bytes within the same single-copy atomicity size at a later point in time.

Byte strobes associated with a transfer do not affect the single-copy atomicity size.

It is required that a transfer that is larger than the single-copy atomicity size must update memory in blocks of at least the single-copy atomicity size.

Note

When determining the single-copy atomicity size, the exact instant when the data value is updated is not considered. What must be ensured is that no Manager can ever observe a partially updated form of the atomic data.

For example, in many systems data structures such as linked lists are made up of 32-bit atomic elements. An atomic update of one of these elements requires that the entire 32-bit value is updated at the same time. It is not acceptable for any Manager to observe an update of only 16-bits at one point in time, and then the update of the other 16-bits at a later point in time.

More complex systems require support for larger atomic elements, in particular 64-bit atomic elements, so that Managers can communicate using data structures that are based on these larger atomic elements.
9.2 Multi-copy atomicity

AHB5 defines the Multi_Copy_Atomicity property. This property is defined to specify that a system provides multi-copy atomicity.

A system is defined as having this property if the Multi_Copy_Atomicity property is set to True.

A system that does not support the Multi_Copy_Atomicity property has the default value of False.

A system is defined as being multi-copy atomic if:
• Writes to the same location are observed in the same order by all agents.
• A write to a location that is observable by an agent, other than the issuer, is observable by all agents.

Multi-copy atomicity can be ensured by avoiding the use of forwarding buffers, which can make a transfer visible to some agents in a system, but not visible to all.

--- Note ---

Additional requirements exist to ensure multi-copy atomicity in systems that include some form of hardware cache coherency. These additional requirements are not discussed in further detail in this specification.
9 Atomicity

9.2 Multi-copy atomicity
Chapter 10
Exclusive Transfers

This chapter describes the concept of Exclusive Transfers. It contains the following sections:

• Introduction on page 10-82
• Exclusive Access Monitor on page 10-83
• Exclusive access signaling on page 10-84
• Exclusive Transfer restrictions on page 10-85
10.1 Introduction

AHB5 defines the Exclusive_Transfers property. This property defines whether an interface supports the concept of Exclusive Transfers. If this property is not defined, then the interface does not support Exclusive Transfers.

Exclusive Transfers provide a mechanism to support semaphore-type operations.

An Exclusive access sequence is a sequence of Exclusive Transfers from a single Manager that operate using the following steps:

1. Perform an Exclusive Read transfer from an address.
2. Calculate a new data value to store to that address that is based on the data value obtained from the Exclusive Read.
3. Between the Exclusive Read and the Exclusive Write, there can be other Non-exclusive transfers.
4. Perform an Exclusive Write transfer to the same address, with the new data value:
   • If no other Manager has written to that location since the Exclusive Read transfer, the Exclusive Write transfer is successful and updates memory.
   • If another Manager has written to that location since the Exclusive Read transfer, the Exclusive Write transfer is failed and the memory location is not updated.
5. The response to the Exclusive Write transfer indicates if the transfer was successful or if it failed.

This sequence ensures that the memory location is only updated if, at the point of the store to memory, the location still holds the same value that was used to calculate the new value to be written to the location.

If the Exclusive Write transfer fails, it is expected that the Manager will repeat the entire Exclusive access sequence.

It is IMPLEMENTATION DEFINED whether an update of the same, or overlapping, location by the same Manager after an Exclusive Read transfer will cause the associated Exclusive Write transfer to succeed or fail.
10.2 Exclusive Access Monitor

An Exclusive Access Monitor is required to support an Exclusive access sequence and this monitor must determine if an Exclusive Write transfer succeeds or fails.

The Exclusive Access Monitor must be capable of concurrently monitoring at least one address location for each Exclusive access capable Manager in the system.

The position of the Exclusive Access Monitor in the system is not defined. However, it must be positioned such that it can observe accesses to all address locations that are used for Exclusive access sequences. For example, if a system includes multiple memory controllers, either all accesses are routed through a central point that contains the Exclusive Access Monitor or a separate Exclusive Access Monitor is required at each memory controller.

It is not required that a system supports an Exclusive access sequence to all address locations. A fail-safe mechanism is provided for accesses to locations that do not support an Exclusive access sequence. Typically, it would be expected that a system would support Exclusive access sequences to main memory, but not to any peripheral device.
10.3 Exclusive access signaling

The additional signals associated with Exclusive Transfers are:

- **HEXCL** Exclusive Transfer. Indicates that the transfer is part of an Exclusive access sequence. This signal is an address phase signal and has the same validity constraints as HADDR.

- **HMASTER[m:0]** Manager Identifier. A Manager that has multiple Exclusive capable threads must generate this signal to differentiate between the threads.

  The HMASTER value generated by the Manager will be combined with an interconnect generated value to ensure the resultant HMASTER value presented to the Exclusive Access Monitor is unique.

  This signal is an address phase signal and has the same validity constraints as HADDR.

- **HEXOKAY** Exclusive Okay. An additional response signal is added to indicate the success or failure of an Exclusive Transfer.

  The width of the HMASTER[m:0] signal is IMPLEMENTATION DEFINED. However, the following widths are recommended:

  - For Manager components, implement the number of bits required for the number of Exclusive capable threads supported.
  - For an interconnect port where a Manager connects, implement 4-bits. Optionally, an interconnect can support a configuration of a larger bit width.
  - For a Subordinate or monitor component, implement 8-bits. Optionally, a Subordinate or monitor component can support a configuration of a larger bit width.

  HMASTER signaling is permitted to be used for purposes other than Exclusive Transfers. It is permitted for the interconnect and Subordinate components in a system to use this signaling to distinguish between different Managers in the system and adapt their behavior appropriately. Therefore, a valid HMASTER indication must be provided for all transfers, not only Exclusive Transfers.

10.3.1 Response signaling

The HEXOKAY signal is used to indicate the success or failure of an Exclusive Transfer:

- When asserted, HEXOKAY indicates that the Exclusive Transfer has been successful and for an Exclusive Write transfer the memory location has been updated.

- When deasserted HEXOKAY indicates that the Exclusive Transfer has failed. This can be because either:
  - An Exclusive Transfer has been attempted to an address location that does not support Exclusive Transfers.
  - An Exclusive Write transfer has failed because the memory location has not remained unchanged since a matching Exclusive Read transfer. In this scenario, the memory location is not updated.

A Manager can ensure that it does not attempt to perform an Exclusive Write transfer to an address location that does not support Exclusive Transfers by ensuring that it always performs an Exclusive Read transfer to that location first.

The following constraints apply to HEXOKAY:

- HEXOKAY must only be asserted in the same cycle as HREADY is asserted.
- HEXOKAY can only be asserted in response to an Exclusive Transfer.
- HEXOKAY must not be asserted in the same cycle as HRESP is asserted.

In a system where it can be determined that the location of an Exclusive Transfer will only be accessed by a single Manager, it is permitted for the Subordinate to always indicate that an Exclusive Transfer is successful, without the need to monitor whether another Manager has accessed the location.
10.4 Exclusive Transfer restrictions

The following restrictions apply to an Exclusive Transfer:

- Must be a single beat transfer.
- Must be indicated as burst type SINGLE or burst type INCR.
- Must not include a BUSY transfer.
- The address must be aligned to data size as indicated by HSIZE.
- The value of the HPROT signals must guarantee that the Exclusive Access Monitor has visibility of the transfer.

Note

The HPROT signals must guarantee that the Exclusive Access Monitor has visibility of the transfer. If the Exclusive Access Monitor is located downstream of a system cache, then the transfer must be Non-cacheable. If the Exclusive Access Monitor is located upstream of a system cache, then it is permitted for the transfer to be Cacheable. If the Exclusive Access Monitor is downstream of a write buffer that might give an early write response, then the Exclusive transfer must be Non-bufferable.

For an Exclusive Read transfer and an Exclusive Write transfer to be considered part of the same Exclusive access sequence, the following signals must be the same for both transfers:

- HADDR, Address
- HSIZE, Data Size
- HPROT, Protection Control
- HBURST, Burst Type
- HMASTER, Manager Identifier
- HNONSEC, Non-secure, if applicable

It is permitted for a Manager to issue an Exclusive Read transfer and never follow it with an Exclusive Write transfer in the same Exclusive access sequence.

It is permitted for a Manager to issue an Exclusive Write transfer, which has not been preceded by an Exclusive Read transfer in the same Exclusive access sequence. In this case, the Exclusive Write transfer must fail and the HEXOKAY response signal must be deasserted.

A Manager must not have two Exclusive Transfers outstanding at the same point in time. The address phase of an Exclusive Transfer must not be issued while the data phase of an earlier Exclusive Transfer is in progress. This applies whether the transfers are part of the same Exclusive access sequence or not.

It is permitted for the address phase of an Exclusive Transfer with a particular HMASTER value to be issued while the data phase of an earlier Exclusive Transfer with a different HMASTER value is in progress.

Note

The address phase of an Exclusive Transfer is defined as being when HEXCL is asserted and HTRANS indicates NONSEQ. The assertion of HEXCL when HTRANS indicates IDLE is not defined as the address phase of an Exclusive Transfer.
10 Exclusive Transfers
10.4 Exclusive Transfer restrictions
Chapter 11
User Signaling

This chapter describes the set of optional user defined signals, on each channel, called the User signals. It contains the following sections:

- User signal description on page 11-88
- User signal interconnect recommendations on page 11-89

Note

Generally, it is recommended that the User signals are not used. The AHB protocol does not define the function of these signals and this can lead to interoperability issues if two components use the same User signals in an incompatible way.
11.1 User signal description

Table 11-1 lists the User signal names defined for each channel. Each User signal can have a different width.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Source</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HAUSER</td>
<td>Manager</td>
<td>USER_REQ_WIDTH</td>
<td>User-defined request attribute. USER_REQ_WIDTH defines the width of HAUSER in bits. Recommended to be between 0 and 128 bits.</td>
</tr>
<tr>
<td>HWUSER</td>
<td>Manager</td>
<td>USER_DATA_WIDTH</td>
<td>User-defined write data attribute. USER_DATA_WIDTH defines the width of HWUSER in bits. Recommended to be between 0 and DATA_WIDTH/2.</td>
</tr>
<tr>
<td>HRUSER</td>
<td>Subordinate</td>
<td>USER_DATA_WIDTH</td>
<td>User-defined read data attribute. USER_DATA_WIDTH defines the width of HRUSER in bits. Recommended to be between 0 and DATA_WIDTH/2.</td>
</tr>
<tr>
<td>HBUSER</td>
<td>Subordinate</td>
<td>USER_RESP_WIDTH</td>
<td>User-defined response attribute. Used for both read and write transfers. USER_RESP_WIDTH defines the width of HBUSER in bits. Recommended to be between 0 and 16.</td>
</tr>
</tbody>
</table>

These signals have the same timing and validity requirements as the associated channel.

For data channel User signals, it is recommended that:

- The number of User bits is an integer multiple of the width of the interface in bytes.
- The User bits for each byte are packed together in adjacent bits.

The location of the User bits for a data channel is defined as:

- Each data byte has \( m \) User signals associated with it.
- The data bus width is \( n \) bytes.
- The total number of User bits is \( u \) where \( u = m \times n \).

The User signals for byte \( y \), where \( y = 0 \ldots (n - 1) \), are located at:

- \( \text{HWUSER}[(y \times m) + (m - 1)];(y \times m)] \)
- \( \text{HRUSER}[(y \times m) + (m - 1)];(y \times m)] \)

It is recommended to include User signals on an interconnect, however, there is no requirement to include them on Managers or Subordinates.
11.2 User signal interconnect recommendations

For transfers that are not modified by the interconnect, the User signals associated with the transfer can be transported across the interconnect unmodified.

For transfers that are modified by the interconnect, the information in this section provides guidelines for the generation of User signals associated with generated transfers.

The User signals protocol rules are:

- The **HAUSER** signal must be valid during the address phase of a transfer.
- The **HAUSER** signal must not change between cycles when **HREADY** is LOW, unless **HRESP** signal is **ERROR**.
- The **HWUSER** signal must be valid during the data phase of a write transfer.
- The **HWUSER** signal must not change between cycles of a write transfer when **HREADY** signal is LOW, unless **HRESP** signal is **ERROR**.
- The **HRUSER** signal must be valid during the data phase of a read transfer when **HREADY** signal is HIGH, unless **HRESP** signal is **ERROR**.
- The **HBUSER** signal must be valid during the data phase of a read or write transfer when **HREADY** signal is HIGH, unless **HRESP** signal is **ERROR**.
- Where a single transfer is converted to multiple transfers:
  - The **HAUSER** signal of the original transfer is replicated into each generated transfer.
  - For each generated transfer that contains some of the data bytes of the original transfer, the **HWUSER** and **HRUSER** signals of the generated transfer use the User bits for the data bytes contained in the transfer.

Where multiple transfers are converted to a single transfer:

- The **HAUSER** signal of the first transfer is used to generate the **HAUSER** signal of the generated transfer. The **HAUSER** signals of subsequent transfers are discarded.
- The **HWUSER** and **HRUSER** signals for the generated transfer use the combined User bits for the associated data bytes in the original transfers.
11 User Signaling
11.2 User signal interconnect recommendations
Chapter 12

Interface protection using parity

This chapter describes interface protection using parity and the parity check signals used in AMBA AHB. It contains the following sections:

- Parity use in AMBA AHB on page 12-92
- Configuration of interface protection on page 12-93
- Byte parity check signals on page 12-94
- Error detection behavior on page 12-95
- Parity check signals on page 12-96
12.1 Parity use in AMBA AHB

For safety-critical applications, it is necessary to detect and possibly correct, transient, and functional errors on individual wires within an SoC.

An error in a system component can propagate and cause multiple errors within connected components. Error detection and correction (EDC) is required to operate end-to-end, covering all logic and wires from source to destination.

One way to implement end-to-end protection, is to employ customized EDC schemes in components and implement a simple error detection scheme between components.

Between these components there is no logic and single bit errors do not propagate to multi-bit errors. This section describes a parity scheme for detecting single-bit errors on the AMBA interface between components. Multi-bit errors can be detected if they occur in different parity signal groups. Figure 12-1 shows locations where parity can be used in AMBA AHB.

![Figure 12-1 Parity use in AMBA AHB](image-url)
12.2 Configuration of interface protection

The protection scheme employed on an interface is defined by the property Check_Type. The following Check_Type values are defined:

**False**

No checking signals on the interface. If the Check_Type property is not declared, it is considered to be False.

**Odd_Parity(Byte_All)**

Odd parity checking included for all signals. Each bit of the parity signal generally covers up to 8 bits.
12.3 Byte parity check signals

The following attributes are common to all the check signals added for byte parity interface protection:

- Odd parity is used. Odd parity means that check signals are added to groups of signals on the interface and driven such that there is always an odd number of asserted bits in that group.

- Parity signals covering data and payload are defined such that in most cases there are no more than 8 bits per group. This limitation assumes that there is a maximum of 3 logic levels available in the timing budget for generating each parity bit.

- Parity signals covering critical control signals, which are likely to have a smaller timing budget available, are defined with a single parity bit. This single odd parity bit is the inversion of the original critical control signal.

- For a check signal that is wider than 1 bit:
  - Check bit \([n]\) corresponds to bits \([(8n+7):8n]\) in the payload.
  - If the payload is not an integer number of bytes, the most significant bit of the check signal covers fewer than 8-bits in the most significant portion of the payload.

- Check signals must be driven correctly in every cycle that the Check Enable term is True. For more information on parity check signals, see Table 12-1 on page 12-96.

- Parity signals must be driven appropriate to all the bits in the associated payload, irrespective of whether those bits are actively used in the transfer. For example, all bits of \(\text{HWDATACHK}\) must be driven correctly, even if some byte lanes are not used on the transfer.

- If none of the signals covered by a check signal are present on an interface, then the check signal is omitted from the interface.

- If some of the signals covered by a check signal are not present on an interface, then the missing signals are assumed to be LOW.
12.4 Error detection behavior

This specification is not prescriptive regarding component or system behavior when a parity error is detected. Depending on the system and affected signals, a flipped bit can have a wide range of effects.

It might be harmless, cause performance issues, cause data corruption, cause security violations, or deadlock. The transaction response is independent of parity error detection.

When an error is detected, the receiver can do any of the following:

• Terminate or propagate the transaction.
• Correct the parity check signal or propagate the error.
• Update its memory or leave untouched.
• Signal an error response through other means, for example with an interrupt.
### 12.5 Parity check signals

All of the following check signals are synchronous to \textbf{HCLK} and must be driven correctly in every cycle in which the Check Enable term is True.

<table>
<thead>
<tr>
<th>Check signal</th>
<th>Signals covered</th>
<th>Check signal width</th>
<th>Granularity</th>
<th>Check enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>HTRANSCHK</td>
<td>HTRANS</td>
<td>1</td>
<td>2</td>
<td>HRESETn</td>
</tr>
<tr>
<td>HADDRCHK</td>
<td>HADDR</td>
<td>ceil(ADDR_WIDTH/8)</td>
<td>1-8</td>
<td>HRESETn</td>
</tr>
<tr>
<td>HCTRLCHK1</td>
<td>HBURST</td>
<td>1</td>
<td>4-9</td>
<td>HTRANS (!=) IDLE</td>
</tr>
<tr>
<td></td>
<td>HMASTLOCK</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>HWRITE</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>HSIZE</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>HNONSEC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HCTRLCHK2</td>
<td>HEXCL</td>
<td>1</td>
<td>2-9</td>
<td>HTRANS (!=) IDLE</td>
</tr>
<tr>
<td></td>
<td>HMASTER</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HPROTCHK</td>
<td>HPROT</td>
<td>1</td>
<td>4-7</td>
<td>HTRANS (!=) IDLE</td>
</tr>
<tr>
<td>HWSTRBCHK</td>
<td>HWSTRB</td>
<td>ceil(DATA_WIDTH/64)</td>
<td>1-8</td>
<td>Write data phase</td>
</tr>
<tr>
<td>HWDATACHK</td>
<td>HWDATA</td>
<td>DATA_WIDTH/8</td>
<td>8</td>
<td>Write data phase</td>
</tr>
<tr>
<td>HRDATACHK</td>
<td>HRDATA</td>
<td>DATA_WIDTH/8</td>
<td>8</td>
<td>Read data phase &amp; HREADY</td>
</tr>
<tr>
<td>HREADYOUTCHK</td>
<td>HREADYOUT</td>
<td>1</td>
<td>1</td>
<td>HRESETn</td>
</tr>
<tr>
<td>HREADYCHK</td>
<td>HREADY</td>
<td>1</td>
<td>1</td>
<td>HRESETn</td>
</tr>
<tr>
<td>HRESPCHK</td>
<td>HRESP</td>
<td>1</td>
<td>1-2</td>
<td>Data phase</td>
</tr>
<tr>
<td></td>
<td>HEXOKAY</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HSELxCHK</td>
<td>HSELx</td>
<td>1</td>
<td>1\textsuperscript{a}</td>
<td>HRESETn</td>
</tr>
<tr>
<td>HAUSERCHK</td>
<td>HAUSER</td>
<td>ceil(USER_REQ_WIDTH/8)</td>
<td>1-8</td>
<td>HTRANS (!=) IDLE</td>
</tr>
<tr>
<td>HRUSERCHK</td>
<td>HRUSER</td>
<td>ceil(USER_DATA_WIDTH/8)</td>
<td>1-8</td>
<td>Read data phase &amp; HREADY</td>
</tr>
<tr>
<td>HWUSERCHK</td>
<td>HWUSER</td>
<td>ceil(USER_DATA_WIDTH/8)</td>
<td>1-8</td>
<td>Write data phase</td>
</tr>
<tr>
<td>HBUSERCHK</td>
<td>HBUSER</td>
<td>ceil(USER_RESP_WIDTH/8)</td>
<td>1-8</td>
<td>Data phase &amp; HREADY</td>
</tr>
</tbody>
</table>

\textsuperscript{a} If a Subordinate has multiple HSEL inputs, there is a single HSELxCHK signal and the check granularity is greater than 1.

---

**Note**

The function \texttt{ceil()} returns the lowest integer value that is equal to or greater than the input to the function.
Appendix A

Signal matrix

This appendix lists all signals for AMBA AHB5 interfaces. This Appendix contains:

- Signal matrix on page A-98
- Check signal matrix on page A-100
A.1 Signal matrix

The optional signals have a default value that should be used for any undriven inputs. The Manager column applies to an AHB Manager interface and interconnect Manager mirror interfaces. The Subordinate column applies to an AHB Subordinate interface and interconnect Subordinate mirror interfaces.

<table>
<thead>
<tr>
<th>Code</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>Y</td>
<td>Mandatory for inputs and outputs</td>
</tr>
<tr>
<td>N</td>
<td>Must not be present</td>
</tr>
<tr>
<td>O</td>
<td>Optional for inputs and outputs</td>
</tr>
<tr>
<td>C</td>
<td>Conditional, must be present if property is True</td>
</tr>
<tr>
<td>OC</td>
<td>Optional conditional, optional but can only be present if property is True</td>
</tr>
</tbody>
</table>

Table A-2 lists all AMBA AHB signals:

<table>
<thead>
<tr>
<th>Signal</th>
<th>Width</th>
<th>Default</th>
<th>Presence Property</th>
<th>Manager</th>
<th>Subordinate</th>
</tr>
</thead>
<tbody>
<tr>
<td>HCLK</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HRESET</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HADDR</td>
<td>ADDR_WIDTH</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HBURST</td>
<td>3</td>
<td>0x1</td>
<td>-</td>
<td>O</td>
<td>O</td>
</tr>
<tr>
<td>HMASTLOCK</td>
<td>1</td>
<td>0b0</td>
<td>-</td>
<td>O</td>
<td>O</td>
</tr>
<tr>
<td>HPROT</td>
<td>HPROT_WIDTH</td>
<td>0x03</td>
<td>-</td>
<td>O</td>
<td>O</td>
</tr>
<tr>
<td>HSIZE</td>
<td>3</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HNONSEC</td>
<td>1</td>
<td>0b0</td>
<td>Secure_Transfers</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HEXCL</td>
<td>1</td>
<td>0b0</td>
<td>Exclusive_Transfers</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HMASTER</td>
<td>HMASTER_WIDTH</td>
<td>0</td>
<td>Exclusive_Transfers</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HTRANS</td>
<td>2</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HWDATA</td>
<td>DATA_WIDTH</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HWSTRB</td>
<td>DATA_WIDTH/8</td>
<td>All ones</td>
<td>Write_Strobes</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HWRITE</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HRDATA</td>
<td>DATA_WIDTH</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HREADY</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HREADYOUT</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>N</td>
<td>Y</td>
</tr>
<tr>
<td>HRESP</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>Y</td>
<td>Y</td>
</tr>
<tr>
<td>HEXOKAY</td>
<td>1</td>
<td>-</td>
<td>Exclusive_Transfers</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>Signal</td>
<td>Width</td>
<td>Default</td>
<td>Presence</td>
<td>Property</td>
<td>Manager</td>
</tr>
<tr>
<td>------------</td>
<td>------------</td>
<td>---------</td>
<td>----------</td>
<td>----------</td>
<td>---------</td>
</tr>
<tr>
<td>HSELx</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td></td>
<td>N</td>
</tr>
<tr>
<td>HAUSER</td>
<td>USER_REQ_WIDTH</td>
<td>-</td>
<td>USER_REQ_WIDTH</td>
<td>OC</td>
<td>OC</td>
</tr>
<tr>
<td>HWUSER</td>
<td>USER_DATA_WIDTH</td>
<td>-</td>
<td>USER_DATA_WIDTH</td>
<td>OC</td>
<td>OC</td>
</tr>
<tr>
<td>HRUSER</td>
<td>USER_DATA_WIDTH</td>
<td>-</td>
<td>USER_DATA_WIDTH</td>
<td>OC</td>
<td>OC</td>
</tr>
<tr>
<td>HBUSER</td>
<td>USER_RESP_WIDTH</td>
<td>-</td>
<td>USER_RESP_WIDTH</td>
<td>OC</td>
<td>OC</td>
</tr>
</tbody>
</table>
### Check signal matrix

Table A-3 shows the protection signals that can be present on an interface, based on the value of the Check_Type property. The Presence Property column indicates the property, which defines the presence of the signal, in addition to the Check_Type property.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Width</th>
<th>Presence Property</th>
<th>Default</th>
<th>Manager</th>
<th>Subordinate</th>
</tr>
</thead>
<tbody>
<tr>
<td>HTRANSCHK</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HADDRCHK</td>
<td>ceil(ADDR_WIDTH/8)</td>
<td>-</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HCTRLCHK1</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HCTRLCHK2</td>
<td>1</td>
<td>Exclusive_Transfers</td>
<td>1</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HPROTCHK</td>
<td>1</td>
<td>HPROT_WIDTH</td>
<td>1</td>
<td>OC</td>
<td>OC</td>
</tr>
<tr>
<td>HWSTRBCHK</td>
<td>ceil(DATA_WIDTH/64)</td>
<td>Write_Strobes</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HWDATACHK</td>
<td>DATA_WIDTH/8</td>
<td>-</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HRDATACHK</td>
<td>DATA_WIDTH/8</td>
<td>-</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HREADYOUTCHK</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>N</td>
<td>C</td>
</tr>
<tr>
<td>HREADYCHK</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HRESPCHK</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HSELxCHK</td>
<td>1</td>
<td>-</td>
<td>-</td>
<td>N</td>
<td>C</td>
</tr>
<tr>
<td>HAUSERCHK</td>
<td>ceil(USER_REQ_WIDTH/8)</td>
<td>USER_REQ_WIDTH</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HRUSERCHK</td>
<td>ceil(USER_DATA_WIDTH/8)</td>
<td>USER_DATA_WIDTH</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HWUSERCHK</td>
<td>ceil(USER_DATA_WIDTH/8)</td>
<td>USER_DATA_WIDTH</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
<tr>
<td>HBUSERCHK</td>
<td>ceil(USER_RESP_WIDTH/8)</td>
<td>USER_RESP_WIDTH</td>
<td>-</td>
<td>C</td>
<td>C</td>
</tr>
</tbody>
</table>
# Appendix B

## Revisions

This appendix describes the technical changes between released issues of this specification.

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>Additional section describing revisions, which include new properties,</td>
<td>AMBA AHB revisions on page 1-17.</td>
<td>All revisions</td>
</tr>
<tr>
<td>clarifications and recommendations.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Clarification of the HPROT[3:0] protection control signal.</td>
<td>Manager signals on page 2-21.</td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional table entry for the HPROT[6:4] signal that adds extended memory types. Applicable only to Issue B of this specification.</td>
<td>Manager signals on page 2-21.</td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional table entry for the HNONSEC signal required for Secure transfers.</td>
<td>Manager signals on page 2-21.</td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional table entries for the HEXCL and HMASTER[3:0] signals required for Exclusive Transfers.</td>
<td>Manager signals on page 2-21.</td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional table entry describing the HEXOKAY signal required for Exclusive Transfers.</td>
<td>Subordinate signals on page 2-23.</td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional details on the use of HMASTLOCK for IDLE transfers.</td>
<td>Locked transfers on page 3-32.</td>
<td>All revisions</td>
</tr>
</tbody>
</table>

Table B-1 Issue A

Table B-2 Differences between issue A and issue B
### Table B-2 Differences between issue A and issue B (continued)

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
<th>Affects</th>
</tr>
</thead>
<tbody>
<tr>
<td>Additional section that describes AHB5 Extended Memory Types.</td>
<td><em>Memory types on page 3-46.</em></td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional section that describes AHB5 Secure Transfers.</td>
<td><em>Secure transfers on page 3-51.</em></td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional section that describes AHB5 Multiple Subordinate Select.</td>
<td><em>Multiple Subordinate select on page 4-55.</em></td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional section that describes the AHB5 Endian property.</td>
<td><em>Endianness on page 6-65.</em></td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional chapter that describes AHB5 Exclusive Transfers.</td>
<td><em>Chapter 10 Exclusive Transfers.</em></td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional section that describes the AHB5 Stable_Between_Clock property.</td>
<td><em>Clock on page 7-72.</em></td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional chapter that describes AHB5 Atomicity.</td>
<td><em>Chapter 9 Atomicity.</em></td>
<td>All revisions</td>
</tr>
<tr>
<td>Additional chapter that describes the optional user defined signals on each channel called the User signals.</td>
<td><em>Chapter 11 User Signaling.</em></td>
<td>All revisions</td>
</tr>
</tbody>
</table>

### Table B-3 Differences between issue B and issue C

<table>
<thead>
<tr>
<th>Change</th>
<th>Location</th>
</tr>
</thead>
</table>
| Additional details describing new signal width properties, including clarifications and recommendations. | *Manager signals on page 2-21.*  
*Subordinate signals on page 2-23.*  
*Decoder signals on page 2-24.*  
*Multiplexor signals on page 2-25.* |
| Additional details for locked sequence.                                | *Locked transfers on page 3-32.*                   |
| New section describing Write strobes feature, including information on Write strobe signaling, rules, and interoperability. | *Write strobes signaling on page 3-34.*             |
| Additional chapter that describes the signal validity rules in AMBA AHB5. | *Chapter 8 Signal validity.*                     |
| Additional chapter that describes interface protection using parity and the parity check signals used in AMBA AHB, including configuration of interface protection and error detection behavior. | *Chapter 12 Interface protection using parity.* |
| Additional appendix that lists all signals for AMBA AHB5 interfaces.   | *Appendix A Signal matrix.*                       |
| Terminology update. Regularized terminology to use Manager to indicate the agent that initiates transactions and Subordinate to indicate the agent that receives and responds to requests. | Throughout the specification.                      |
Glossary

This glossary describes some of the technical terms used in AMBA AHB documentation.

**AHB**
An AMBA bus protocol that defines the interface between system components, including Managers, interconnects, and Subordinates. AMBA AHB supports high clock frequency, single clock-edge operation, burst transfers, and non-tristate implementation. It can support wide data bus configurations.

*See also* AHB-Lite.

**AHB-Lite**
A subset of the full AMBA AHB protocol specification. It provides all of the basic functions required by the majority of AMBA AHB Subordinate and Manager designs, particularly when used with a multi-layer AMBA interconnect.

**Aligned**
A data item stored at an address that is exactly divisible by the highest power of 2 that divides exactly into its size in bytes. Aligned halfwords, words, and doublewords therefore have addresses that are divisible by 2, 4, and 8 respectively.

**APB**
An AMBA bus protocol for ancillary or general-purpose peripherals such as timers, interrupt controllers, UARTs, and I/O ports. Using APB to connect to the main system bus through a system-to-peripheral bus bridge can help reduce system power consumption.

**AXI**
An AMBA bus protocol that supports:
- Separate phases for address or control and data.
- Unaligned data transfers using byte lane strobes.
- Burst-based transactions with only the start address issued.
- Separate read and write data channels.
- Issuing multiple outstanding addresses.
- Out-of-order transaction completion.
- Optional addition of register stages to meet timing or repropagation requirements.

The AXI protocol includes optional signaling extensions for low-power operation.
Beat  An alternative term for an individual transfer within a burst. For example, in AMBA AHB, an INC4R burst comprises four beats.

See also Burst.

Burst  A group of transfers to consecutive addresses. In an AMBA protocol, a burst is controlled by signals that indicate the length of the burst and how the address is incremented.

See also Beat.

Doubleword  A 64-bit data item. Doublewords are normally at least word-aligned in Arm systems.

Endianness  The scheme that determines the order of successive bytes of data in a data structure when that structure is stored in memory.

See also Little-endian and Big-endian.

Halfword  A 16-bit data item. Halfwords are normally halfword-aligned in Arm systems.

Processor  A general term for an entity that performs processing.

Word  A 32-bit data item. Words are normally word-aligned in Arm systems.