# ARM<sup>®</sup> SystemC Cycle Models User Guide



Copyright © 2016 ARM. All rights reserved. ARM DUI 1037A (ID111516)

#### ARM SystemC Cycle Models User Guide

Copyright © 2016 ARM. All rights reserved.

#### **Release Information**

The following changes have been made to this book.

|               |       |                  | Change history |
|---------------|-------|------------------|----------------|
| Date          | Issue | Confidentiality  | Change         |
| November 2016 | А     | Non-Confidential | First release. |

#### **Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to ARM's customers is not intended to create or refer to any partnership relationship with any other company. ARM may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any signed written agreement covering this document with ARM, then the signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM Limited or its affiliates in the EU and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow ARM's trademark usage guidelines at, http://www.arm.com/about/trademark-usage-guidelines.php

Copyright © 2016 ARM. All rights reserved. ARM Limited or its affiliates.

ARM Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

#### **Product Status**

The information in this document is final, that is for a developed product.

#### Web Address

http://www.arm.com

# Contents ARM SystemC Cycle Models User Guide

Drofaco

|            | 1101  |                                           |        |
|------------|-------|-------------------------------------------|--------|
|            |       | About this book                           | viii   |
|            |       | Intended audience                         | viii   |
|            |       | Using this book                           | viii   |
|            |       | Glossary                                  | viii   |
|            |       | Additional reading                        | viii   |
|            |       | Feedback                                  | ix     |
|            |       | Feedback on this product                  | ix     |
|            |       | Feedback on content                       | ix     |
| Chapter 1  | Intro | oduction                                  |        |
| •          | 1.1   | About SystemC Cycle Models                | . 1-16 |
|            |       | 1.1.1 Prerequisites                       |        |
|            | 1.2   | Supported platforms                       | . 1-17 |
|            | 1.3   | TLM-based and pin-based support           | . 1-18 |
|            | 1.4   | Supported compilers                       | . 1-19 |
|            | 1.5   | PMU support                               | . 1-20 |
|            | 1.6   | TARMAC Trace support                      | . 1-21 |
|            | 1.7   | Package contents                          | . 1-22 |
| Chapter 2  | Usin  | g SystemC Cycle Models                    |        |
| -          | 2.1   | Replacing a SystemC Cycle Model in a CPAK | . 2-24 |
|            | 2.2   | Adding a SystemC Cycle Model to a CPAK    | . 2-25 |
|            | 2.3   | Dumping Waveforms                         | . 2-26 |
|            | 2.4   | Configuring TARMAC Trace                  | . 2-27 |
|            | 2.5   | Resetting the SystemC Cycle Model         | . 2-28 |
| Appendix A | Revi  | sions                                     |        |

# Preface

This preface introduces the *ARM*<sup>®</sup> *SystemC Cycle Models User Guide*. It contains the following sections:

- About this book
- Feedback

| About this book    |                                                                                                                                                                                                                                                                                                        |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                    | This book is for the ARM SystemC Cycle Models.                                                                                                                                                                                                                                                         |  |
| Intended audience  |                                                                                                                                                                                                                                                                                                        |  |
|                    | This book is written for experienced hardware engineers, software engineers and System-on-Chip (SoC) designers who might have experience of ARM products. You are expected to have experience of SystemC.                                                                                              |  |
| Using this book    |                                                                                                                                                                                                                                                                                                        |  |
|                    | This book is organized into the following chapters:                                                                                                                                                                                                                                                    |  |
|                    | Chapter 1 Introduction                                                                                                                                                                                                                                                                                 |  |
|                    | Read this for information about SystemC Cycle Model supported platforms, compilers, and functionality.                                                                                                                                                                                                 |  |
|                    | Chapter 2 Using SystemC Cycle Models                                                                                                                                                                                                                                                                   |  |
|                    | Read this for a description of how to use the SystemC Cycle Models with ARM CPAKs.                                                                                                                                                                                                                     |  |
|                    | Appendix A <i>Revisions</i>                                                                                                                                                                                                                                                                            |  |
|                    | Read this for a description of the technical changes between released issues of this book.                                                                                                                                                                                                             |  |
| Glossary           |                                                                                                                                                                                                                                                                                                        |  |
|                    | The <i>ARM</i> <sup>®</sup> <i>Glossary</i> is a list of terms used in ARM documentation, together with definitions for those terms. The <i>ARM</i> <sup>®</sup> <i>Glossary</i> does not contain terms that are industry standard unless the ARM meaning differs from the generally accepted meaning. |  |
|                    | The <i>ARM</i> <sup>®</sup> <i>Glossary</i> is available on the ARM Infocenter at,<br>http://infocenter.arm.com/help/topic/com.arm.doc.aeg0014-/index.html.                                                                                                                                            |  |
| Additional reading |                                                                                                                                                                                                                                                                                                        |  |
|                    | This section lists publications by ARM and by third parties.                                                                                                                                                                                                                                           |  |
|                    | See Infocenter, http://infocenter.arm.com for access to ARM documentation.                                                                                                                                                                                                                             |  |

## Feedback

ARM welcomes feedback on this product and its documentation.

#### Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:

- The product name.
- The product revision or version.
- An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

#### Feedback on content

If you have comments on content then send an e-mail to errata@arm.com. Give:

- The title.
- The number, ARM DUI 1037A.
- The page numbers to which your comments apply.
- A concise explanation of your comments.

ARM also welcomes general suggestions for additions and improvements.

#### — Note —

ARM tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader.

Preface

# Chapter 1 Introduction

This chapter introduces the ARM SystemC Cycle Models. It contains the following sections:

- About SystemC Cycle Models on page 1-16.
- Supported platforms on page 1-17
- TLM-based and pin-based support on page 1-18
- Supported compilers on page 1-19
- PMU support
- TARMAC Trace support on page 1-21
- Package contents on page 1-22.

## 1.1 About SystemC Cycle Models

ARM SystemC Cycle Models are compiled directly from the RTL code. The SystemC model wrappers are provided in source form to enable compiling for any SystemC 2.3.1-compliant simulator. You can integrate these models directly into any IEEE 1666-compliant SystemC environment.

Top-level recompilation of TLM wrappers is supported only within the CPAK environment. Pin-based SystemC Cycle Models may be used outside the scope of a CPAK.

#### 1.1.1 Prerequisites

Simulation and recompilation require the Cycle Model Studio Runtime. Download the Cycle Model Studio Runtime Library installer from the Support area of ARM IP Exchange (https://www.armipexchange.com/). Linux and Windows versions of this runtime are available.

# 1.2 Supported platforms

SystemC Cycle Models are supported on Linux Red Hat EL 6.6 (64-bit) and above.

Only the Cortex-R52 SystemC model is supported on Windows 7 (64-bit).

## 1.3 TLM-based and pin-based support

All SystemC Cycle Models provide a SystemC signal level interface. Some models additionally provide SystemC wrappers which implement a SystemC TLM-2.0 interface for AXI and ACE. The TLM 2.0 wrappers allow for easier connection of the model into a system and interoperability with other TLM models.

No TLM interfaces are available for CHI, AHB, and APB.

Models included in an ARM SystemC CPAK must be either all TLM based or all pin-based. You can not mix TLM-based and pin-based models in the same CPAK system.

—— Note ———

Top-level recompilation of TLM wrappers is supported only within the CPAK environment. To recompile the model, place the SystemC Cycle Model you download from IP Exchange into the CPAK and follow the instructions in the README to recompile the Cycle Model. Pin-based SystemC Cycle Models may be used outside the scope of a CPAK.

# 1.4 Supported compilers

The SystemC Cycle Models have been tested with the following compiler versions:

- Linux gcc 4.7.2. Newer versions of this compiler may also work. The SystemC Cycle Models include C++ Version 11 code, so the gcc in use must support this.
- Windows Visual Studio 2013.

#### 1.5 PMU support

PMU events are stored in C++ variables. For specifics about variable names for PMU events, refer to the files lib<*MODEL*>.system.hand lib<*MODEL*>.system.cpp and search for the ENABLE\_PMU sections of code.

The following SystemC Cycle Models support PMU. Refer to the ARM *Techical Reference Manual* for your IP for details about profiled events.

- Cortex-A32
- Cortex-A35
- Cortex-A53
- Cortex-M7
- Cortex-M33
- Cortex-R8
- Cortex-R52

## 1.6 TARMAC Trace support

The TARMAC is controlled by environment variables and is slightly different for each CPU. Refer to the README file at the top level of a SystemC CPAK for more information.

The following SystemC Cycle Models support TARMAC Trace. Refer to *Configuring TARMAC Trace on page 2-27* for instructions on using TARMAC trace.

- Cortex-A32
- Cortex-A35
- Cortex-A53
- Cortex-M7
- Cortex-M23
- Cortex-M33
- Cortex-R8
- Cortex-R52

#### **1.7** Package contents

Each SystemC Cycle Model contains the following files:

```
— Note —
```

All files may not be present for all models.

- <*MODEL>*Imp.cpp # This is the implementation for ARM TLM wrapper to connect the TLM ports to the pin level SystemC interface provided by lib<*MODEL>*.systemc.cpp/h.
- <<u>MODEL>Imp.h</u> # This is the header for ARM TLM wrapper to connect the TLM ports to the pin level SystemC interface provided by lib<<u>MODEL>.systemc.cpp/h</u>.
- <*MODEL*>ResetImp.cpp # This is the wrapper to connect the reset handler to the pin level SystemC interface provided by lib<*MODEL*>.systemc.cpp/h.
- <<u>MODEL>.xmlAnswers</u> # This file shows the configuration of the Cycle Model as requested on IP Exchange.

\_\_\_\_\_ Note \_\_\_\_\_

For SystemC models without TLM ports, versions of the above files are provided in the NoTLM directory.

- lib<*MODEL*>.a # This is the RTL based core of the Cycle Model. This can be compiled into the system executable.
- Iib
  Iib
  MODEL>.h # This is the base function header exposed by the core Cycle Model. This is required to access functions in the core Cycle Model. In the current case that is done by lib
  MODEL>.systemc.cpp/h.
- lib<*MODEL*>.so # This is a compiled version of the ARM TLM wrapped Cycle Model implementation which can be linked into the system level model. This dumps PMU at the end of the simulation.
- lib</MODEL>\_noPMU.so # This is a compiled version of the ARM TLM wrapped Cycle Model implementation which can be linked into the system level model.
- lib<*MODEL*>.systemc.cpp # This is the pin level systemC wrapping implementation around the core Cycle Model. This can be compiled to generate a signal level linked systemC model.
- lib<*MODEL*>.systemc.h # This is the pin level systemC wrapping header around the core Cycle Model. This can be compiled to generate a signal level linked systemC model.
- loadTCMUtil/\* (Optional) # This is a Cortex-R8 specific set of files which are provided to load the TCM directly.
- Makefile # This is the makefile which can compile the ARM TLM level model into the shipped shared libraries.
- univent\_tarmac.cpp # This is the univent interface implementation which can be hooked into the pin level Cycle Model to genreate univent traces.
- univent\_tarmac.h # This is the univent interface header which can be hooked into the pin level Cycle Model to genreate univent traces.
- univentUtil/\* # This is a folder containing model specific univent libraries which are needed to compile the univent\_tarmac.cpp/h into the model.

# Chapter 2 Using SystemC Cycle Models

This chapter includes the following sections:

- Replacing a SystemC Cycle Model in a CPAK on page 2-24
- Adding a SystemC Cycle Model to a CPAK on page 2-25
- Dumping Waveforms on page 2-26
- Configuring TARMAC Trace on page 2-27
- Resetting the SystemC Cycle Model

#### — Note —

Top-level recompilation of TLM wrappers is supported only within the CPAK environment. Pin-based SystemC Cycle Models may be used outside the scope of a CPAK; regardless of type, it is strongly suggested that you download an ARM SystemC CPAK, which provides a valuable reference when you are working with SystemC Cycle Models. Access ARM System Exchange (https://www.armsystemexchange.com/cpaks/) to download a CPAK.

## 2.1 Replacing a SystemC Cycle Model in a CPAK

To replace IP in an existing ARM SystemC CPAK with an alternate configuration of the same IP — for example, swapping a single-core CPU for a dual-core CPU:

1. Access ARM IP Exchange (https://www.armipexchange.com/) to configure, build, and download the new SystemC Cycle Model. Ensure you select the **SystemC Model** tab as shown in Figure 2-1 (by default, the **SoC Designer** tab is active).

| ARM Cortex A32 Model                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                           |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| escription                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                           |  |  |  |
| ficiency and architec                                                                                                                                                                                                 | A32 is the smallest, lowest-power ARMv8-A application processor. It is designed to bring<br>tural improvements to next generation 32-bit rich embedded applications.<br>latest addition to the ultra high efficiency application processor family from ARM and brings the |  |  |  |
| the Cortex-A32 is the latest addition to the ultra high efficiency application processor family from ARM and brings the<br>benefits of the ARMv8-A instruction set to a small, incredibly efficient 32-bit processor. |                                                                                                                                                                                                                                                                           |  |  |  |
| enefits of the ARMV                                                                                                                                                                                                   | -A instruction set to a small, incredibly efficient 32-bit processor.                                                                                                                                                                                                     |  |  |  |
| enefits of the ARMV                                                                                                                                                                                                   | -A instruction set to a small, incredibly efficient 32-bit processor.                                                                                                                                                                                                     |  |  |  |
|                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                           |  |  |  |
|                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                           |  |  |  |
| DC Designer System                                                                                                                                                                                                    | nC Model                                                                                                                                                                                                                                                                  |  |  |  |
| oC Designer System                                                                                                                                                                                                    | nC Model<br>SYSTEMC MODEL<br>The Cortex A32 model is compiled directly from ARM register transfer level<br>(RTL) code and maintains 100% functional accuracy. The model integrates                                                                                        |  |  |  |

| DESCRIPTION                  | The Cortex A32 model is compiled directly from ARM register transfer level (RTL) code and maintains 100% functional accuracy. The model integrates directly into any IEEE 1666 compliant SystemC environment. |  |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PERFORMANCE<br>ANALYSIS KITS | System Exchange                                                                                                                                                                                               |  |
| REVISIONS                    | r0p0                                                                                                                                                                                                          |  |
| DOWNLOAD                     | Build Cortex A32 SystemC                                                                                                                                                                                      |  |
| VENDOR IP LINK               | Vendor Documentation                                                                                                                                                                                          |  |
| DOCUMENTATION                | ARM SystemC Documentation                                                                                                                                                                                     |  |
| CAPABILITIES                 | Save & Restore,SystemC                                                                                                                                                                                        |  |

#### Figure 2-1 Building a SystemC Cycle Model on IP Exchange

2. In your CPAK directory, replace the contents of the MODELS directory with the files for your model.

## 2.2 Adding a SystemC Cycle Model to a CPAK

If you want to add new SystemC Cycle Models (for example, additional cores, memory, or peripheral components) to your SystemC CPAK:

- 1. Access ARM IP Exchange (https://www.armipexchange.com/) to configure, build and download the new model. Ensure you select the **SystemC Model** tab as shown in Figure 2-1 in the previous section (by default, the **SoC Designer** tab is active).
- 2. In your CPAK directory, add the files for the new SystemC Cycle Model to a new directory in CPAK/MODELS.

To connect two ports on different models:

- 1. Declare an sc\_signal in the system\_test.cpp file. This signal needs to be the same type and width as the two ports. If the ports are the same type but different widths, use scx\_signal\_sizer instead of sc\_signal.
- 2. Edit the *MODEL*>ResetImp.cpp file in the MODELS directory for both models and comment out the signal-to-port binding in the bind\_nontIm\_ports\_signals method.
- 3. Bind the signal to both ports in the system\_test.cpp file. For example:

sc\_signal<bool> signal1; Inst1.port1.bind(signal1); Inst2.port1.bind(signal2);

4. Recompile the system. Models are recompiled automatically as part of the system recompile.

If you want to connect TLM ports, they must be the same protocol and width, otherwise a runtime error occurs. To connect two TLM ports on different models:

- Bind the master port to the slave port. For example: core.iSkt M1->bind(bus.tSkt)
- 2. Recompile the system. Models are recompiled automatically as part of the system recompile.

# 2.3 Dumping Waveforms

You can instrument waveform dumping using the APIs documented in the *Cycle Model Studio SystemC User Manual* (ARM DUI 1057). If you do not have a full Cycle Model Studio installation that includes this document, it is available on ARM InfoCenter (http://infocenter.arm.com/help/index.jsp).

# 2.4 Configuring TARMAC Trace

By default, TARMAC Trace is enabled on SystemC Cycle Models. Disabling TARMAC Trace is done by means of environment variables and differs from IP to IP. The README.TXT file associated with the RTL Testbench for your IP includes instructions for disabling TARMAC Trace, as well as other information such as a description of the output format. ARM CPAKs include examples of TARMAC Trace usage (see the CPAK README.TXT file).

# 2.5 Resetting the SystemC Cycle Model

A default reset sequence is provided in source form in *MODEL*>ResetImp.cpp, which you can modify as needed. Recompile the model after making your changes. Refer to the ARM Technical Reference Manual for your IP for details about its reset sequence.

# Appendix A **Revisions**

This appendix describes the technical changes between released issues of this book.

Table A-1 Issue A

| Change                                 | Location | Affects |
|----------------------------------------|----------|---------|
| First release for SystemC Cycle Models | -        | -       |

Revisions