# Level 2 Cache Controller (PL310) Cycle Model

Version 9.1.0

# **User Guide**

Non-Confidential



Copyright © 2016 ARM Limited. All rights reserved. ARM DUI 1072A (ID120516)

#### Level 2 Cache Controller (PL310) Cycle Model User Guide

Copyright © 2017 ARM Limited. All rights reserved.

#### **Release Information**

The following changes have been made to this document.

|               |       |                  | Change History  |
|---------------|-------|------------------|-----------------|
| Date          | Issue | Confidentiality  | Change          |
| February 2017 | А     | Non-Confidential | Restamp release |

#### **Non-Confidential Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM Limited ("ARM"). No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version shall prevail.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to ARM's customers is not intended to create or refer to any partnership relationship with any other company. ARM may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any signed written agreement specifically covering this document with ARM, then the signed written agreement prevails over and supersedes the conflicting provisions of these terms.

Words and logos marked with \* or \* are registered trademarks or trademarks of ARM Limited or its affiliates in the EU and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. You must follow the ARM trademark usage guidelines http://www.arm.com/about/trademarks/guidelines/index.php.

Copyright © ARM Limited or its affiliates. All rights reserved. ARM Limited. Company 02557590 registered in England. 110 Fulbourn Road, Cambridge, England CB1 9NJ.

In this document, where the term ARM is used to refer to the company it means "ARM or any of its subsidiaries as appropriate".

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

#### **Product Status**

The information in this document is final, that is for a developed product.

#### Web Address

http://www.arm.com

# Contents

### Chapter 1. Using the Cycle Model in SoC Designer

| PL310 Cache Controller Cycle Model Functionality  | 2  |
|---------------------------------------------------|----|
| Implemented Hardware Features                     | 2  |
| Unsupported Hardware Features                     | 3  |
| Features Additional to the Hardware               | 3  |
| SoC Designer Interfaces                           | 3  |
| Adding and Configuring the SoC Designer Component | 4  |
| SoC Designer Component Files                      | 4  |
| Adding the Cycle Model to the Component Library   | 5  |
| Adding the Component to the SoC Designer Canvas   | 5  |
| Available Component ESL Ports                     | 5  |
| Setting Component Parameters                      | 7  |
| Debug Features                                    | 10 |
| Debug Read and Write Operations                   | 10 |
| Register Information                              | 10 |
| Memory View                                       | 14 |
| Available Profiling Data                          | 14 |

# Preface

A Cycle Model component is a library developed from ARM intellectual property (IP) that is generated through Cycle Model Studio<sup>TM</sup>. The Cycle Model then can be used within a virtual platform tool, for example, SoC Designer.

#### **About This Guide**

This guide provides all the information needed to configure and use the Cycle Model in SoC Designer.

#### Audience

This guide is intended for experienced hardware and software developers who create components for use with SoC Designer. You should be familiar with the following products and technology:

- SoC Designer
- Hardware design verification
- Verilog or SystemVerilog programming language

#### Conventions

This guide uses the following conventions:

| Convention        | Description                                                                                                 | Example                                                                                  |
|-------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| courier           | Commands, functions,<br>variables, routines, and<br>code examples that are set<br>apart from ordinary text. | <pre>sparseMem_t SparseMemCreate-<br/>New();</pre>                                       |
| italic            | New or unusual words or<br>phrases appearing for the<br>first time.                                         | <i>Transactors</i> provide the entry and exit points for data                            |
| bold              | Action that the user per-<br>forms.                                                                         | Click <b>Close</b> to close the dialog.                                                  |
| <text></text>     | Values that you fill in, or<br>that the system automati-<br>cally supplies.                                 | <pre><platform>/ represents the name of various platforms.</platform></pre>              |
| [ text ]          | Square brackets [] indicate optional text.                                                                  | <pre>\$CARBON_HOME/bin/modelstudio [ <filename> ]</filename></pre>                       |
| [ text1   text2 ] | The vertical bar   indicates<br>"OR," meaning that you<br>can supply text1 or text 2.                       | <pre>\$CARBON_HOME/bin/modelstudio [<name>.symtab.db   <name>.ccfg ]</name></name></pre> |

Also note the following references:

- References to C code implicitly apply to C++ as well.
- File names ending in .cc, .cpp, or .cxx indicate a C++ source file.

### **Further reading**

This section lists related publications. The following publications provide information that relate directly to SoC Designer:

- SoC Designer Installation Guide
- SoC Designer User Guide
- SoC Designer Standard Component Library Reference Manual

The following publications provide reference information about ARM® products:

- AMBA 3 AHB-Lite Overview
- AMBA Specification (Rev 2.0)
- AMBA AHB Transaction Level Modeling Specification
- Architecture Reference Manual

See http://infocenter.arm.com/help/index.jsp for access to ARM documentation.

The following publications provide additional information on simulation:

- IEEE 1666<sup>™</sup> SystemC Language Reference Manual, (IEEE Standards Association)
- SPIRIT User Guide, Revision 1.2, SPIRIT Consortium.

### Glossary

| AMBA                  | <i>Advanced Microcontroller Bus Architecture</i> . The ARM open standard on-chip bus specification that describes a strategy for the interconnection and management of functional blocks that make up a System-on-Chip (SoC).                                                       |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AHB                   | <i>Advanced High-performance Bus</i> . A bus protocol with a fixed pipeline between address/control and data phases. It only supports a subset of the functionality provided by the AMBA AXI protocol.                                                                              |
| APB                   | <i>Advanced Peripheral Bus</i> . A simpler bus protocol than AXI and AHB. It is designed for use with ancillary or general-purpose peripherals such as timers, interrupt controllers, UARTs, and I/O ports.                                                                         |
| AXI                   | Advanced eXtensible Interface. A bus protocol that is targeted at high perfor-<br>mance, high clock frequency system designs and includes a number of fea-<br>tures that make it very suitable for high speed sub-micron interconnect.                                              |
| Cycle Model           | A software object created by the Cycle Model Studio (or <i>Cycle Model Com-<br/>piler</i> ) from an RTL design. The Cycle Model contains a cycle- and register-<br>accurate model of the hardware design.                                                                           |
| Cycle Model<br>Studio | Graphical tool for generating, validating, and executing hardware-accurate software models. It creates a Cycle Model, and it also takes a Cycle Model as input and generates a component that can be used in SoC Designer, Platform Architect, or Accellera SystemC for simulation. |
| CASI                  | <i>ESL API Simulation Interface</i> , is based on the SystemC communication library and manages the interconnection of components and communication between components.                                                                                                             |
| CADI                  | <i>ESL API Debug Interface</i> , enables reading and writing memory and register values and also provides the interface to external debuggers.                                                                                                                                      |
| CAPI                  | <i>ESL API Profiling Interface</i> , enables collecting historical data from a component and displaying the results in various formats.                                                                                                                                             |
| Component             | Building blocks used to create simulated systems. Components are connected together with unidirectional transaction-level or signal-level connections.                                                                                                                              |
| ESL                   | <i>Electronic System Level.</i> A type of design and verification methodology that models the behavior of an entire system using a high-level language such as C or C++.                                                                                                            |
| HDL                   | <i>Hardware Description Language</i> . A language for formal description of electronic circuits, for example, Verilog.                                                                                                                                                              |
| RTL                   | <i>Register Transfer Level</i> . A high-level hardware description language (HDL) for defining digital circuits.                                                                                                                                                                    |
| SoC Designer          | High-performance, cycle accurate simulation framework which is targeted at<br>System-on-a-Chip hardware and software debug as well as architectural<br>exploration.                                                                                                                 |
| SystemC               | SystemC is a single, unified design and verification language that enables ver-<br>ification at the system level, independent of any detailed hardware and soft-<br>ware implementation, as well as enabling co-verification with RTL design.                                       |
| Transactor            | <i>Transaction adaptors.</i> You add transactors to your component to connect your component directly to transaction level interface ports for your particular platform.                                                                                                            |

# Chapter 1

# Using the Cycle Model in SoC Designer

This chapter describes the functionality of the PL310 Cycle Model and how to use it in SoC Designer. It contains the following sections:

- PL310 Cache Controller Cycle Model Functionality
- Adding and Configuring the SoC Designer Component
- Available Component ESL Ports
- Setting Component Parameters
- Debug Features
- Available Profiling Data

# 1.1 PL310 Cache Controller Cycle Model Functionality

The PL310 L2CC is a Level 2 Cache Controller. The addition of an on-chip secondary cache, also referred to as a Level 2 or L2 cache, is a recognized method of improving the performance of ARM-based systems when significant memory traffic is generated by the processor. By definition, a secondary cache assumes the presence of a Level 1 or primary cache, closely coupled, or internal to the processor.

This section provides a summary of the functionality of the Cycle Model compared to that of the hardware, and the performance and accuracy of the Cycle Model. For details of the functionality of the hardware that the Cycle Model simulates, refer to the *ARM PrimeCell Level 2 Cache Controller (PL310) Technical Reference Manual.* 

- Implemented Hardware Features
- Unsupported Hardware Features
- Features Additional to the Hardware
- SoC Designer Interfaces

### 1.1.1 Implemented Hardware Features

The following features of the PL310 hardware are implemented in the PL310 Cycle Model:

- Slave and master ports
- Line fill, line read, eviction, and store buffers
- Data and tag RAMs
- All types of AXI transactions
- Write back / write through behaviors
- Out-of-order responses
- Address decoding for register accesses and all user-visible registers
- Bank locking, line locking
- Pseudo-Random victim selection policy
- Event pins and registers
- Interrupts
- Maintenance operations
- Force allocate, shared attribute, exclusive configuration
- Locked and exclusive accesses
- External errors
- Hazard detection and correction
- TrustZone support
- Address filtering
- User-defined Data and Tag RAM clock enable signals

### 1.1.2 Unsupported Hardware Features

The following features of the PL310 hardware are not implemented in the PL310 Cycle Model because they are not relevant from a modeling point of view:

- Parity errors
- Clock management and power modes
- Test mode and scan chains
- Debug mode and debug registers. The debug features are not implemented, but the Cycle Model provides more powerful debug capabilities.
- MBIST support
- The following registers are not available to be read / written via debug transactions for example, in the SoC Designer Registers window, or by accessing them directly from RealView Debugger:
  - Maintenance registers: Invalidate Line By PA, Invalidate by Way, Clean Line by PA, Clean Line by Index/Way, Clean by Way, Clean and Invalidate Line by PA, Clean and Invalidate Line by Index/Way, and Clean and Invalidate by Way

The functionality of these registers, however, does exist and can be accessed by software running on the virtual platform.

### 1.1.3 Features Additional to the Hardware

The following features are implemented in the PL310 Cycle Model to enhance usability. They do not exist in the PL310 hardware:

- Extended profiling features. The Cycle Model provides additional profiling metrics.
- Extended debug features. The Cycle Model provides additional debug capabilities.
- The data and tag RAMs are embedded into the Cycle Model.

### 1.1.4 SoC Designer Interfaces

The PL310 Cycle Model interfaces with the SoC Designer tools using:

- CASI for simulation control, component connections, parameters, save and restore
- CAPI for profiling
- CADI for register view, memory view, and debug operations

# 1.2 Adding and Configuring the SoC Designer Component

The following topics briefly describe how to use the component. See the *SoC Designer User Guide* for more information.

- SoC Designer Component Files
- Adding the Cycle Model to the Component Library
- Adding the Component to the SoC Designer Canvas

### 1.2.1 SoC Designer Component Files

The component files are the final output from the Cycle Model Studio compile and are the input to SoC Designer. There are two versions of the component; an optimized *release* version for normal operation, and a *debug* version.

On Linux the *debug* version of the component is compiled without optimizations and includes debug symbols for use with gdb. The *release* version is compiled without debug information and is optimized for performance.

On Windows the *debug* version of the component is compiled referencing the debug runtime libraries, so it can be linked with the debug version of SoC Designer. The *release* version is compiled referencing the release runtime library. Both release and debug versions generate debug symbols for use with the Visual C++ debugger on Windows.

The provided component files are listed below:

#### Table 1-1 SoC Designer Component Files

| Platform | File                                                      | Description                         |  |
|----------|-----------------------------------------------------------|-------------------------------------|--|
| Linux    | maxlib.lib< <i>component_name</i> >.conf                  | SoC Designer configuration file     |  |
|          | lib <component_name>.mx.so</component_name>               | SoC Designer component runtime file |  |
|          | lib <component_name>.mx_DBG.so</component_name>           | SoC Designer component debug file   |  |
| Windows  | maxlib.lib <component_name>.windows.conf</component_name> | SoC Designer configuration file     |  |
|          | lib <component_name>.mx.dll</component_name>              | SoC Designer component runtime file |  |
|          | lib <component_name>.mx_DBG.dll</component_name>          | SoC Designer component debug file   |  |

Additionally, this User Guide PDF file is provided with the component.

### **1.2.2 Adding the Cycle Model to the Component Library**

The compiled Cycle Model component is provided as a configuration file (*.conf*). To make the component available in the Component Window in SoC Designer Canvas, perform the following steps:

- 1. Launch SoC Designer Canvas.
- 2. From the *File* menu, select **Preferences**.
- 3. Click on Component Library in the list on the left.
- 4. Under the Additional Component Configuration Files window, click Add.
- 5. Browse to the location where the Cycle Model is located and select the component configuration file:
  - maxlib.lib<component\_name>.conf (for Linux)
  - maxlib.lib<component\_name>.windows.conf (for Windows)
- 6. Click OK.
- 7. To save the preferences permanently, click the OK & Save button.

The component is now available from the SoC Designer Component Window.

### 1.2.3 Adding the Component to the SoC Designer Canvas

Locate the component in the *Component Window* and drag it out to the Canvas. Note that some ports are not modeled because the associated function is not implemented: power management, test and debug modes, MBIST and synchronous interfacing modes.

### 1.3 Available Component ESL Ports

The PL310 Cycle Model has AXI slave and master ports, and pins. They all are implemented using standard transaction classes. Table 1-2 describes the ESL ports that are exposed in SoC Designer.

| ESL Port                                                             | Description                                          | Direction | Туре  |
|----------------------------------------------------------------------|------------------------------------------------------|-----------|-------|
| clk-in                                                               | Input clock                                          | Slave     | clock |
| axi_s0                                                               | AXI slave port 0                                     | Slave     | AXI   |
| axi_s1                                                               | AXI slave port 1                                     | Slave     | AXI   |
| ASSOCIATIVITY <sup>1.</sup>                                          | Cache associativity                                  | Input     | int   |
| CACHEID <sup>1</sup>                                                 | Component identification                             | Input     | int   |
| DATACLKEN <sup>2</sup> Clock enable for data RAM interface           |                                                      | Input     | bool  |
| DATARAMCLK <sup>2.</sup> Clock for data RAM, see also DATA-<br>CLKEN |                                                      | Input     | clock |
| INCLKENM0/<br>OUTCLKENM0                                             | Clock enable for input/output clocks for port axi_m0 | Input     | int   |

Table 1-2 ESL Component Ports

| ESL Port                          | Description                                           | Direction | Туре  |
|-----------------------------------|-------------------------------------------------------|-----------|-------|
| INCLKENM1/<br>OUTCLKENM1          | Clock enable for input/output clocks for port axi_m1  | Input     | int   |
| INCLKENS0/<br>OUTCLKENS0          | Clock enable for input/output clocks for port axi_s0  | Input     | int   |
| INCLKENS1/<br>OUTCLKENS1          | Clock enable for input/output clocks for port axi_s1  | Input     | int   |
| REGFILEBASE                       | Register file base address                            | Input     | int   |
| SPNIDEN                           | Bypass security for output events                     | Input     | bool  |
| TAGCLKEN <sup>2.</sup>            | Clock enable for tag RAM interface                    | Input     | bool  |
| TAGRAMCLK <sup>2.</sup>           | Clock for tag RAM, see also TAGCLKEN                  | Input     | clock |
| WAYSIZE <sup>1.</sup>             | Cache way size                                        | Input     | int   |
| axi_m0                            | AXI master port 0                                     | Master    | AXI   |
| axi_m1                            | AXI master port 1                                     | Master    | AXI   |
| IDLE                              | IDLE Notify PL310 is idle                             |           | bool  |
| DATAWRITELAT                      | DATAWRITELAT Write data RAM latency                   |           | int   |
| DATAREADLAT Read data RAM latency |                                                       | Output    | int   |
| СО                                | Cast out (line eviction) event                        | Output    | bool  |
| DRHIT                             | Data read hit event                                   |           | bool  |
| DRREQ                             | RREQ Data read miss event                             |           | bool  |
| DWHIT                             | WHIT         Data write hit event                     |           | bool  |
| DWREQ                             | Data write-back miss event                            | Output    | bool  |
| DWTREQ                            | Data write-through miss event                         | Output    | bool  |
| IRHIT                             | Instruction read hit event                            | Output    | bool  |
| IRREQ                             | Instruction read miss event                           | Output    | bool  |
| WA Write allocation               |                                                       | Output    | bool  |
| DECERRINTR <sup>3</sup>           | DECERRINTR <sup>3</sup> Imprecise DEC error interrupt |           | bool  |
| SLVERRINTR <sup>3.</sup>          | Imprecise SLV error interrupt                         | Output    | bool  |
| ECNTRINTR <sup>3.</sup>           | Configurable event interrupt                          | Output    | bool  |
| L2CCINTR <sup>3.</sup>            | Global interrupt                                      | Output    | bool  |

#### Table 1-2 ESL Component Ports (continued)

1. These input values are only taken into account after reset.

2. Available only if user defined RAM clock enable option was selected. See the section on "RAM clocking" in the *ARM PrimeCell Level 2 Cache Controller (PL310 Technical Reference Manual* for more details on how to drive these inputs.

3. For these interrupt ports, the active high/low setting is controlled by the negLogic component parameter. The default is active high. All pins that are not listed in this table have been either tied or disconnected for performance reasons.

*Note:* Some ESL component port values can be set using a component parameter. This includes the REGFILEBASE, CACHEID, SPNIDEN, CFGBIGEND, ASSOCIATIVITY, and WAYSIZE ports. In those cases, the parameter value will be used whenever the ESL port is not connected. If the port is connected, the connection value takes precedence over the parameter value.

# 1.4 Setting Component Parameters

You can change the settings of all the component parameters in SoC Designer Canvas, and of some of the parameters in SoC Designer Simulator. To modify the component's parameters:

- 1. In the Canvas, right-click on the component and select **Edit Parameters...**. You can also double-click the component. The *Edit Parameters* dialog box appears.
- 2. In the *Parameters* window, double-click the **Value** field of the parameter that you want to modify.
- 3. If it is a text field, type a new value in the *Value* field. If a menu choice is offered, select the desired option. The parameters are described in Table 1-3.

| Name                                                                                                                                                                                              | Description                                                                                                                                                          | Allowed<br>Values        | Default Value                                            | Runtime <sup>1</sup> |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------------|----------------------|
| Align Waveforms When set to <i>true</i> , waveforms dumped from the component are aligned with the SoC Designer simulation time. The reset sequence, however, is not included in the dumped data. |                                                                                                                                                                      | true, false              | true                                                     | No                   |
|                                                                                                                                                                                                   | When set to <i>false</i> , the reset<br>sequence is dumped to the wave-<br>form data, however, the compo-<br>nent time is not aligned with the<br>SoC Designer time. |                          |                                                          |                      |
| ASSOCIATIVITY Defines the value used for the ASSOCIATIVITY input if it is left unconnected.                                                                                                       |                                                                                                                                                                      | 0,1 <sup>2</sup>         | 0                                                        | Reset                |
| axi_m0 Enable Debug<br>Messages                                                                                                                                                                   | Enable DebugWhether debug messages are<br>logged for master port 0.                                                                                                  |                          | false                                                    | Yes                  |
| axi_m1 Enable Debug<br>MessagesWhether debug messages are<br>logged for master port 1.                                                                                                            |                                                                                                                                                                      | true, false              | false                                                    | Yes                  |
| axi_s[0-1] axi_size[0-5] <sup>3</sup> These parameters are obsolete<br>and should be left at their default<br>values. <sup>4</sup>                                                                |                                                                                                                                                                      | 0x0 -<br>0x100000000     | size0 default is<br>0x100000000,<br>size1-5 default is 0 | No                   |
| axi_s[0-1] axi_start[0-5]                                                                                                                                                                         |                                                                                                                                                                      | 0x00000000-<br>0xfffffff | 0x00000000                                               | No                   |

#### Table 1-3 Component Parameters

| Table 1-3 | <b>Component Parameters</b> | (continued) |
|-----------|-----------------------------|-------------|
|           | •                           | · /         |

| axi_s0 Enable Debug<br>Messages                                                                                                                                                                                                                                       | Whether debug messages are logged for slave port 0.                                                                                          | true, false                               | false        | Yes   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------|-------|
| axi_s1 Enable Debug<br>Messages                                                                                                                                                                                                                                       | Whether debug messages are logged for slave port 1.                                                                                          | true, false                               | false        | Yes   |
| CACHEID                                                                                                                                                                                                                                                               | Sets initial value of CACHEID         any         1           register, the cache controller         cache ID.         1                     |                                           | 1234         | Reset |
| Carbon DB Path                                                                                                                                                                                                                                                        | Sets the directory path to the data-<br>base file.                                                                                           | irectory path to the data- Not Used empty |              | No    |
| CFGBIGEND                                                                                                                                                                                                                                                             | Sets initial value of CFGBIGEND big endian mode register.                                                                                    | true, false                               | false        | Yes   |
| CFGADDRFILTEN                                                                                                                                                                                                                                                         | Enables address filtering if it is available in the component con-<br>figuration.                                                            | 0,1                                       | 0 (disabled) | Yes   |
| CFGADDRFILTEND_31<br>_20                                                                                                                                                                                                                                              | Sets the initial value for the address filtering end register.                                                                               | 0x0<br>0xFFF <sup>5</sup>                 | 0x0          | Yes   |
| CFGADDRFILTSTART_<br>31_20                                                                                                                                                                                                                                            | Sets the initial value for the address filtering start register.                                                                             | 0x0<br>0xFFF <sup>5.</sup>                | 0x0          | Yes   |
| Dump Waveforms                                                                                                                                                                                                                                                        | p Waveforms Whether SoC Designer dumps true, fals waveforms for this component.                                                              |                                           | false        | Yes   |
| Enable Debug Messages                                                                                                                                                                                                                                                 | Whether debug messages are logged for the component.                                                                                         | true, false                               | false        | Yes   |
| INCLKENM0Defines the value used for theINCLKENM1like-named port if that port is leftINCLKENS0unconnected. For each port thereINCLKENS1are two clock enable signals, e.g.OUTCLKENM0INCLKENS0 andOUTCLKENS0                                                             |                                                                                                                                              | 0,1                                       | 1 (enabled)  | Yes   |
| negLogic                                                                                                                                                                                                                                                              | c Sets interrupt assertion to use t<br>negative logic. Default of <i>false</i><br>means 0=off and 1=on. <i>True</i><br>means 0=on and 1=off. |                                           | false        | No    |
| REGFILEBASE <sup>6</sup> Defines the value used for the<br>REGFILEBASE input if it is left<br>unconnected. The base address<br>for accessing the configuration<br>registers.                                                                                          |                                                                                                                                              | any                                       | 0            | Yes   |
| SPNIDENDefines the value used for the<br>SPNIDEN input if it is left uncon-<br>nected. This signal enables you to<br>bypass security for output events.<br>This must be set to <i>true</i> to enable<br>profiling (see "Available Profil-<br>ing Data" on page 1-14). |                                                                                                                                              | true, false                               | false        | Yes   |

| WAYSIZE                    | Defines the value used for the<br>WAYSIZE input if it is left uncon-<br>nected. | 1,2,3,4,5,6 7               | 1                | Reset |
|----------------------------|---------------------------------------------------------------------------------|-----------------------------|------------------|-------|
| Waveform File <sup>8</sup> | Name of the waveform file.                                                      | string                      | arm_cm_pl310.vcd | No    |
| Waveform Timescale         | Sets the timescale to be used in the waveform.                                  | Many values<br>in drop-down | 1 ns             | No    |

#### Table 1-3 Component Parameters (continued)

- 1. *Yes* means the parameter can be dynamically changed during simulation, *No* means it can be changed only when building the system, *Reset* means it can be changed during simulation, but its new value will be taken into account *only* at the next reset.
- 2. Effective associativity is respectively 8 (0) and 16 (1) ways.
- 3. The square brackets used in parameter names specify a range of numbers that are available for the Cycle Model. The parameter name for the start addresses "axi\_s[0-1] axi\_start[0-5]" for example will be expanded to 12 possible parameter name combinations that range from "axi\_s0 axi\_start0" to "axi\_s1 axi\_start5". The size of a memory region depends on the "axi\_s[N] axi\_start[M]" and "axi\_s[N] axi\_size[M]" parameters. The end address is calculated as StartAddr +Size -1. The size of the memory region must not exceed the value of 0x100000000. If the sum of StartAddr+Size is greater than 0x100000000, the size of the memory region is reduced to the difference: 0x100000000-StartAddr.
- 4. ARM recommends using the Memory Map Editor (MME) in SoC Designer, which provides centralized viewing and management of the memory regions available to the components in a system. For information about migrating existing systems to use the MME, refer to Chapter 9 of the *SoC Designer User Guide*.
- 5. The CFGADDRFILTSTART\_31\_20 and CFGADDRFILTEND\_31\_20 parameters, as well as the associated internal registers, hold the upper 12 bits of the address filtering values, not the full 32 bits.
- 6. The REGFILEBASE parameter, as well as the REGFILEBASE input pin, represents the 20 most significant bits of the register file base address, not the full 32-bit address.
- 7. Effective way size in KB is equal to 16\*2<sup>WAYSIZE-1</sup>: 16, 32, 64,128, 256 or 512 KB.
- 8. When enabled, SoC Designer writes accumulated waveforms to the waveform file in the following situations: when the waveform buffer fills, when validation is paused and when validation finishes, and at the end of each validation run.

## 1.5 Debug Features

The PL310 Cycle Model has a debug interface (CADI) that allows the user to view, manipulate, and control the registers and memory. A view can be accessed in SoC Designer by right clicking on the Cycle Model and choosing the appropriate menu entry.

The debug features described here include:

- Debug Read and Write Operations
- Register Information
- Memory View

### 1.5.1 Debug Read and Write Operations

The debug read and write operations are initiated by a master controlling the AXI slave ports of the PL310. This is used when one wants to look at the memory content from a CPU Core connected to the PL310. The PL310 tries to locate the target address in its internal buffers, its data RAM and propagates the debug operation to its master ports.

When a debug read or write address falls into the PL310 register page (set by REGFILEBASE), it is directly forwarded to the master ports. To access registers, refer to the Register Information section.

### 1.5.2 Register Information

This section lists the Registers available for the PL310 Cycle Model. Registers are grouped according to functional area into different sets. The available groups are:

- Control Registers
- Debug\_Prefetch\_Power Registers
- Events Registers
- Filtering Registers
- ID Registers
- Interrupt Registers
- Lockdown Registers
- Maintenance Registers

Note that writing in some registers, such as the Maintenance related ones, starts a background process that may take a number of cycles to complete. When these registers are modified through the SoC Designer interface you must still wait a number of cycles for the process to complete. You can check the status of the background process by viewing the register using the SoC Designer interface.

See the *ARM PrimeCell Level 2 Cache Controller (PL310) Technical Reference Manual* for details about these registers.

### 1.5.2.1 Control Registers

Table 1-4 shows the Control registers.

#### Table 1-4 Control Registers

| Name          | Base Offset | Туре | Reset Value             | Description                                 |
|---------------|-------------|------|-------------------------|---------------------------------------------|
| Control       | 0x100       | RW   | 0x00000000              | Register 1, Control Register                |
| AuxControl    | 0x104       | RW   | 0x02000000 <sup>1</sup> | Register 1, Auxiliary Control Reg-<br>ister |
| TagLatencies  | 0x108       | RW   | 0x00000777              | Register 1, Tag and Data RAM                |
| DataLatencies | 0x10C       | RW   | 0x00000777              | Latency Control Registers                   |

1. This value is pin dependent, depending on how external WAYSIZE and ASSOCIATIVITY pins are tied.

### 1.5.2.2 Debug\_Prefetch\_Power Registers

Table 1-5 shows the Debug, Prefetch, Power registers.

 Table 1-5
 Debug Prefetch Power Registers

| Name             | Base Offset | Туре | Reset Value | Description                                 |
|------------------|-------------|------|-------------|---------------------------------------------|
| DebugControl     | 0xF40       | RW   | 0x00000000  | Register 15, Debug Register                 |
| Prefetch_Control | 0xF60       | RW   | 0x00000000  | Register 15, Prefetch Control Reg-<br>ister |
| Power_Control    | 0xF80       | RW   | 0x00000000  | Register 15, Power Control Regis-<br>ter    |

#### 1.5.2.3 Events Registers

Table 1-6 shows the Event Counter Control registers.

Table 1-6 Events Registers

| Name            | Base Offset | Туре | Reset Value | Description                                            |
|-----------------|-------------|------|-------------|--------------------------------------------------------|
| EvCounterCtrl   | 0x200       | RW   | 0x00000000  | Register 2, Event Counter Control<br>Register          |
| EvCounter1Conf  | 0x204       | RW   | 0x00000000  | Register 2, Event Counter Configu-<br>ration Registers |
| EvCounter0Conf  | 0x208       | RW   | 0x00000000  |                                                        |
| EvCounter1Value | 0x20C       | RW   | 0x00000000  | Register 2, Event Counter Value<br>Registers           |
| EvCounter0Value | 0x210       | RW   | 0x00000000  |                                                        |

#### 1.5.2.4 Filtering Registers

Table 1-7 shows the Address Filtering registers.

| Name               | Base Offset | Туре | Reset Value | Description                    |
|--------------------|-------------|------|-------------|--------------------------------|
| AddrFilteringStart | 0xC00       | RW   | 0x00000000  | Register 12, Address Filtering |
| AddrFilteringEnd   | 0xC04       | RW   | 0x00000000  |                                |

These registers are only available if the L2C-310 was configured with address filtering. These registers are loaded at reset from the parameters with the associated names. You may change the values of these registers at runtime but care must be taken to avoid unpredictable results. For more details see the *ARM PrimeCell Level 2 Cache Controller (PL310) Technical Reference Manual* 

#### 1.5.2.5 ID Registers

Table 1-8 shows the Cache ID and Cache Type registers.

Table 1-8 Cache ID and Cache Type Registers

| Name      | Base Offset | Туре | Reset Value             | Description                     |
|-----------|-------------|------|-------------------------|---------------------------------|
| CacheID   | 0x000       | RO   | 0x410000fd <sup>1</sup> | Register 0, Cache ID Register   |
| CacheType | 0x004       | RO   | 0x1e000000 <sup>2</sup> | Register 0, Cache Type Register |

1. This value is pin and IP version dependent, and can change if the CACHEID pins are tied.

2. This value is pin dependent, depending on how external WAYSIZE and ASSOCIATIVITY pins are tied.

#### 1.5.2.6 Interrupt Registers

Table 1-9 shows the Interrupt Control registers. These registers can be accessed by secure and non-secure operations.

 Table 1-9 Interrupt Registers

| Name                     | Base Offset | Туре | Reset Value | Description                     |
|--------------------------|-------------|------|-------------|---------------------------------|
| InterruptMask            | 0x214       | RW   | 0x00000000  | Register 2, Interrupt Registers |
| MaskedInterrupt (Status) | 0x218       | RO   | 0x00000000  |                                 |
| RawInterrupt (Status)    | 0x21C       | RO   | 0x00000000  |                                 |

### 1.5.2.7 Lockdown Registers

Table 1-10 shows the Cache Lockdown registers.

#### Table 1-10 Lockdown Registers

| Name                        | Base Offset | Туре | Reset Value | Description                |
|-----------------------------|-------------|------|-------------|----------------------------|
| DataLock0                   | 0x900       | RW   | 0x00000000  | Register 9, Cache Lockdown |
| InstLock0                   | 0x904       | RW   | 0x00000000  |                            |
| DataLock1 <sup>1</sup>      | 0x908       | RW   | 0x00000000  |                            |
| InstLock1 <sup>1</sup>      | 0x90C       | RW   | 0x00000000  |                            |
| DataLock2 <sup>1</sup>      | 0x910       | RW   | 0x00000000  |                            |
| InstLock2 <sup>1</sup>      | 0x914       | RW   | 0x00000000  |                            |
| DataLock3 <sup>1</sup>      | 0x918       | RW   | 0x00000000  |                            |
| InstLock3 <sup>1</sup>      | 0x91C       | RW   | 0x00000000  |                            |
| DataLock4 <sup>1</sup>      | 0x920       | RW   | 0x00000000  |                            |
| InstLock4 <sup>1</sup>      | 0x924       | RW   | 0x00000000  |                            |
| DataLock5 <sup>1</sup>      | 0x928       | RW   | 0x00000000  |                            |
| InstLock5 <sup>1</sup>      | 0x92C       | RW   | 0x00000000  |                            |
| DataLock6 <sup>1</sup>      | 0x930       | RW   | 0x00000000  |                            |
| InstLock6 <sup>1</sup>      | 0x934       | RW   | 0x00000000  |                            |
| DataLock7 <sup>1</sup>      | 0x938       | RW   | 0x00000000  |                            |
| InstLock7 <sup>1</sup>      | 0x93C       | RW   | 0x00000000  |                            |
| LockEnaByLine <sup>2</sup>  | 0x950       | RW   | 0x00000000  |                            |
| UnlockAllLines <sup>2</sup> | 0x954       | RW   | 0x00000000  |                            |

1. These registers are implemented if the option pl310\_LOCKDOWN\_BY\_MASTER is enabled in the Cycle Model configuration file, *pl310\_defs.v.* Otherwise, they are unused.

2. These registers are implemented if the option pl310\_LOCKDOWN\_BY\_LINE is enabled. Otherwise, they are unused.

#### 1.5.2.8 Maintenance Registers

Table 1-11 shows the Cache Maintenance Operations registers.

#### Table 1-11 Maintenance Registers

| Name | Base Offset | Туре | Reset Value | Description                                 |
|------|-------------|------|-------------|---------------------------------------------|
| Sync | 0x730       | RW   | 0x00000000  | Register 7, Cache Maintenance<br>Operations |

### 1.5.3 Memory View

Both the Data and Tag RAMs can be observed through the Memory view of the PL310 Cycle Model cache memory. Use the "Space" pull-down to select the memory to view. The Data RAM(s) are displayed as lines of 256 bits which is the data RAM organization. Note that these 256 bit "words" are still addressed as bytes.

Refer to the SoC Designer User Guide for details about viewing memory.

### 1.6 Available Profiling Data

Profiling data is enabled, and can be viewed using the Profiling Manager, which is accessible via the *Debug* menu in the SoC Designer Simulator. The profiling events are the ones that can be monitored in the hardware using counters.

The PL310 Cycle Model profiles the following events:

- Eviction (CastOut) of a line from the L2 cache
- Data read hit
- Data read request
- Data write hit
- Data write request
- Data write-through request
- Instruction read hit
- Instruction read request
- Prefetch linefill sent to L3
- Write allocate

Note that the events are linked to the cycle count and also to addresses. Therefore, the profiling results can be observed as accesses per cycle, or accesses per address, or addresses per cycle. In all cases, the color scheme identifies the types of events.

Note: The PL310 pin SPNIDEN must be set to one (1) to enable profiling information. This is set using the component parameter SPNIDEN (see Table 1-3 on page 1-7). When set to the default value of 0, the event counters only increment on non-secure events.