# ARM<sup>®</sup> CoreLink<sup>®</sup> MMU-401 System Memory Management Unit

Revision: r0p1

**Technical Reference Manual** 



## ARM CoreLink MMU-401 System Memory Management Unit Technical Reference Manual

Copyright © 2013, 2014 ARM. All rights reserved.

#### **Release Information**

The following changes have been made to this book.

|               |       |                  | Change history         |
|---------------|-------|------------------|------------------------|
| Date          | Issue | Confidentiality  | Change                 |
| 14 March 2013 | А     | Non-Confidential | First release for r0p0 |
| 25 July 2014  | В     | Non-Confidential | First release for r0p1 |

Change bistom

#### **Proprietary Notice**

Words and logos marked with \* or \* are registered trademarks or trademarks of ARM\* in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM Limited shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

#### **Product Status**

The information in this document is final, that is for a developed product.

#### Web Address

http://www.arm.com

## Contents ARM CoreLink MMU-401 System Memory Management Unit Technical Reference Manual

|           | Pref  | ace                                   |      |
|-----------|-------|---------------------------------------|------|
|           |       | About this book                       | vi   |
|           |       | Feedback                              | ix   |
| Chapter 1 | Intro | oduction                              |      |
| -         | 1.1   | About the MMU-401                     | 1-2  |
|           | 1.2   | Features of the MMU-401               |      |
|           | 1.3   | Configuration options                 | 1-5  |
|           | 1.4   | Product documentation and design flow | 1-6  |
|           | 1.5   | Product revisions                     | 1-7  |
| Chapter 2 | Fune  | ctional Description                   |      |
|           | 2.1   | About the function                    | 2-2  |
|           | 2.2   | Interfaces                            | 2-3  |
|           | 2.3   | StreamID                              |      |
|           | 2.4   | Security determination                |      |
|           | 2.5   | Hit-Under-Miss                        | 2-9  |
|           | 2.6   | Fault handling                        | 2-10 |
|           | 2.7   | Dynamic programming                   | 2-11 |
|           | 2.8   | Normalization of memory attributes    | 2-12 |
| Chapter 3 | Prog  | grammers Model                        |      |
| -         | 3.1   | About the programmers model           |      |
|           | 3.2   | The MMU-401 address map               |      |
|           | 3.3   | Register summary                      |      |
|           | 3.4   | Global address space 0                |      |

|            | 3.5  | Global address space 1                            | 3-33 |
|------------|------|---------------------------------------------------|------|
|            | 3.6  | Integration registers                             | 3-36 |
|            | 3.7  | Performance Monitoring registers                  | 3-39 |
|            | 3.8  | Security State Determination address space        | 3-46 |
|            | 3.9  | Peripheral and component identification registers | 3-48 |
|            | 3.10 | Translation context bank registers                |      |
| Appendix A | Sign | al Descriptions                                   |      |
|            | A.1  | Clock and resets                                  |      |
|            | A.2  | AXI3 signals                                      | A-3  |
|            | A.3  | AXI4 signals                                      |      |
|            | A.4  | ACE-Lite signals                                  |      |
|            | A.5  | APB signals                                       |      |
|            | A.6  | LPI signals                                       |      |
|            | A.7  | Miscellaneous signals                             | A-19 |
| Appendix B | Revi | sions                                             |      |

## Preface

This preface introduces the ARM<sup>®</sup> CoreLink<sup>™</sup> MMU-401 System Memory Management Unit (MMU-401) Technical Reference Manual in the following sections:

- *About this book* on page vi.
- *Feedback* on page ix.

## About this book

This book is for the MMU-401.

| Product revision status |                                          |                                                                                                                                                                                                                                                     |
|-------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | The r <i>n</i> pn iden<br>rn             | ntifier indicates the revision status of the product described in this book, where:<br>Identifies the major revision of the product.                                                                                                                |
|                         | p <i>n</i>                               | Identifies the minor revision or modification status of the product.                                                                                                                                                                                |
| Intended audience       |                                          |                                                                                                                                                                                                                                                     |
|                         |                                          | written for system designers, system integrators, and programmers who are programming a device that uses the MMU-401.                                                                                                                               |
| Using this book         |                                          |                                                                                                                                                                                                                                                     |
|                         | This book is                             | organized into the following chapters:                                                                                                                                                                                                              |
|                         | Chapter 1 In                             | ntroduction                                                                                                                                                                                                                                         |
|                         |                                          | Read this for an introduction to the MMU-401 and its features.                                                                                                                                                                                      |
|                         | Chapter 2 F                              | unctional Description                                                                                                                                                                                                                               |
|                         |                                          | Read this for an overview of the major functional blocks and the operation of the MMU-401.                                                                                                                                                          |
|                         | Chapter 3 P                              | rogrammers Model                                                                                                                                                                                                                                    |
|                         |                                          | Read this for a description of the MMU-401 memory map and registers.                                                                                                                                                                                |
|                         | Appendix A                               | Signal Descriptions                                                                                                                                                                                                                                 |
|                         |                                          | Read this for a description of the MMU-401 signals.                                                                                                                                                                                                 |
|                         | Appendix B                               | Revisions                                                                                                                                                                                                                                           |
|                         |                                          | Read this for a description of the technical changes between released issues of this book.                                                                                                                                                          |
| Glossary                |                                          |                                                                                                                                                                                                                                                     |
|                         | those terms.                             | <i>lossary</i> is a list of terms used in ARM documentation, together with definitions for The <i>ARM</i> <sup>®</sup> <i>Glossary</i> does not contain terms that are industry standard unless the ng differs from the generally accepted meaning. |
|                         | See ARM <sup>®</sup> Gl                  | <i>lossary</i> http://infocenter.arm.com/help/topic/com.arm.doc.aeg0014-/index.html.                                                                                                                                                                |
| Conventions             |                                          |                                                                                                                                                                                                                                                     |
|                         | <ul><li>Typogra</li><li>Timing</li></ul> | that this book can use are described in:<br><i>aphical conventions</i> on page vii.<br><i>diagrams</i> on page vii.<br>on page viii.                                                                                                                |

#### **Typographical conventions**

The following table describes the typographical conventions:

#### Typographical conventions

| Style             | Purpose                                                                                                                                                                                                          |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| italic            | Introduces special terminology, denotes cross-references, and citations.                                                                                                                                         |
| bold              | Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.                                                                            |
| monospace         | Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code.                                                                                                      |
| <u>mono</u> space | Denotes a permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.                                                                          |
| monospace italic  | Denotes arguments to monospace text where the argument is to be replaced by a specific value.                                                                                                                    |
| monospace bold    | Denotes language keywords when used outside example code.                                                                                                                                                        |
| <and></and>       | Encloses replaceable terms for assembler syntax where they appear in code or code fragments. For example:<br>MRC p15, 0 <rd>, <crn>, <crm>, <opcode_2></opcode_2></crm></crn></rd>                               |
| SMALL CAPITALS    | Used in body text for a few terms that have specific technical meanings, that are defined in the <i>ARM glossary</i> . For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE. |

#### **Timing diagrams**

The figure named *Key to timing diagram conventions* explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.



#### Key to timing diagram conventions

#### Signals

The signal conventions are:

| Signal level | The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means: |
|--------------|-------------------------------------------------------------------------------------------------------------|
|              | • HIGH for active-HIGH signals.                                                                             |
|              | • LOW for active-LOW signals.                                                                               |
| Lower-case n | At the start or end of a signal name denotes an active-LOW signal.                                          |

#### Additional reading

This section lists publications by ARM and by third parties.

See Infocenter http://infocenter.arm.com, for access to ARM documentation.

#### **ARM** publications

This book contains information that is specific to this product. See the following documents for other relevant information:

- ARM<sup>®</sup> System Memory Management Unit Architecture Specification (ARM IHI 0062).
- ARM<sup>®</sup> System Memory Management Unit Architecture Specification 64KB Translation Granule Supplement (ARM IHI 0067).
- *ARM<sup>®</sup> CoreSight<sup>™</sup> Architecture Specification* (ARM IHI 0029).
- *ARM<sup>®</sup> Architecture Reference Manual, ARMv7-A and ARMv7-R edition* (ARM DDI 0406).
- *ARM® Architecture Reference Manual, ARMv8, for ARMv8-A architecture profile* (ARM DDI 0487).
- ARM<sup>®</sup> AMBA<sup>®</sup> AXI and ACE Protocol Specification AXI3, AXI4, and AXI4-Lite ACE and ACE-Lite (ARM IHI 0022).
- ARM<sup>®</sup> AMBA<sup>®</sup> APB Protocol Specification (ARM IHI 0024).

The following confidential books are only available to licensees:

- ARM<sup>®</sup> CoreLink<sup>™</sup> MMU-401 System Memory Management Unit Implementation Guide (ARM DII 0292).
- *ARM*<sup>®</sup> CoreLink<sup>™</sup> MMU-401 System Memory Management Unit Integration Manual (ARM DIT 0052).
- *ARM<sup>®</sup> CoreLink<sup>™</sup> MMU-401 System Memory Management Unit AMBA<sup>®</sup> Designer* (*ADR-400*) User Guide Supplement (ARM DSU 0032).

## Feedback

ARM welcomes feedback on this product and its documentation.

#### Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:

- The product name.
- The product revision or version.
- An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

#### Feedback on content

If you have comments on content then send an e-mail to errata@arm.com. Give:

- The title.
- The number, ARM DDI 0521B.
- The page numbers to which your comments apply.
- A concise explanation of your comments.

ARM also welcomes general suggestions for additions and improvements.

#### \_\_\_\_\_Note \_\_\_\_\_

ARM tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader.

## Chapter 1 Introduction

This chapter provides an overview of the MMU-401. It contains the following sections:

- *About the MMU-401* on page 1-2.
- *Features of the MMU-401* on page 1-4.
- *Configuration options* on page 1-5.
- *Product documentation and design flow* on page 1-6.
- *Product revisions* on page 1-7.

## 1.1 About the MMU-401

The MMU-401 provides the address translation that a hypervisor needs to virtualize multiple guest operating systems. It does so by translating the *Intermediate Physical Address* (IPA) defined by an *Operating System* (OS) to the *Physical Address* (PA) defined by the hypervisor. If required, the MMU-401 can modify the memory attributes defined by the OS.

Typically:

- An OS is unaware that it is operating under the control of a hypervisor.
- Therefore, the OS performs its operations assuming that it is mapping virtual addresses to physical addresses directly (that is without the hypervisor control). The hypervisor performs the actual IPA to PA address mapping and hides the mapping information from the OS.

The addresses generated by the OS are in the IPA address space that must be translated by the MMU-401 controller when they are accessed.

The MMU-401 controller provides address virtualization to processors and other bus masters in a system. It also provides support for the 64KB translation granule. Using a larger granule size can significantly improve the address translation performance because a TLB entry can cover a large page size.

The implementer of the MMU-401 controller can optimize the features, performance, and gate count required for the intended applications.

Figure 1-1 on page 1-3 shows the MMU-401 in an example ARM processor and the *CoreLink*<sup>™</sup> *Cache Coherent Interconnect-400* (CCI-400) system, performing address translation functions for a DMA.



#### Figure 1-1 MMU-401 in system context

The MMU-401 checks access permissions, translates addresses, and provides the capability to generate or merge access attributes. The *Translation Look-aside Buffer* (TLB) maintenance is done through *Distributed Virtual-memory Messaging* (DVM) signaling or through programmable control registers.

The following are example masters for the MMU-401:

- Graphics Processor Units (GPUs).
- Video engines.
- Direct Memory Access (DMA) controllers.
- Color LCD (CLCD) controllers.
- Network controllers.

Each transaction received by the MMU-401 is passed through the following logical processing steps:

- Security state determination.
- Context determination.
- Page table walk, if the translation is not cached in the TLB.
- Protection checks.
- Attribute generation or merging, depending on the programming.

You can configure the MMU-401 to bypass the translation process for a transaction or to generate a fault for a transaction regardless of the translation state.

## 1.2 Features of the MMU-401

The MMU-401 provides the following functionality:

- Conversion from 32-40 bit *Large Physical Address Extension* (LPAE) addresses for 32-bit IO devices.
  - For more information on LPAE addresses, see the ARM<sup>®</sup> Architecture Reference Manual ARMv7-A and ARMv7-R edition and the ARM<sup>®</sup> Architecture Reference Manual, ARMv8, for ARMv8-A architecture profile.
- Multiple transaction contexts that can apply to address translations for specific streams of transactions.
  - Up to eight configurable contexts are supported. Each context is mapped by using an input StreamID from the master device that requires the address translations.
- Stage 2 address translations for OS level IPA to PA translations in the ARM LPAE format.
  - For more information on LPAE addresses, see the *ARM*<sup>®</sup> *Architecture Reference Manual ARMv7-A and ARMv7-R edition* and the *ARM*<sup>®</sup> *Architecture Reference Manual, ARMv8, for ARMv8-A architecture profile.*
- Translation support for the following:
  - ARMv7 4KB, 2MB, and 1GB page sizes.
  - ARMv8 64KB and 512MB page sizes.

For more information on ARM v7 and ARM v8 virtualization extensions, LPAE addresses, see the *ARM® Architecture Reference Manual ARMv7-A and ARMv7-R edition* and the *ARM® Architecture Reference Manual, ARMv8, for ARMv8-A architecture profile.* 

- Provides Page Table Walk (PTW) cache for storing intermediate PTW data.
- Caching of PTW entries in the TLB.
  - TLB Hit-Under-Miss (HUM) support.
    - Up to four parallel page table walks are supported.
- TLB invalidation through AMBA 4 DVM signaling or register programming.
  - For more information on the DVM, see the *ARM*<sup>®</sup> *AMBA*<sup>®</sup> *AXI and ACE Protocol Specification AXI3, AXI4, and AXI4-Lite ACE and ACE-Lite.*
- Translation and protection checks that include support for TrustZone<sup>®</sup> extensions.
- Fault handling, logging, and signaling excludes demand paging support.
- Debug and performance-monitoring events.
- One AMBA slave interface for connecting a bus master device that requires address translations to support any of the following protocols:
  - AXI3.
  - AXI4.
  - ACE-Lite.
- One AMBA master interface for master device transactions or PTWs that support any of the following protocols:
  - AXI3.
  - AXI4.
  - ACE-Lite with optional DVM extensions the supported AXI data widths are 64 or 128 bits with a configurable depth write buffer.
- APB programming interface that supports any of the following:
  - One APB3 interface for each Secure and Non-secure programming interface.
  - An APB4 protocol for both Secure and Non-secure programming interfaces.

The MMU-401 is based on the ARM<sup>®</sup> System Memory Management Unit Architecture Specification.

## 1.3 Configuration options

The MMU-401 implementer can configure the following options:

- TLB options
  - AXI/ACE-Lite protocol
  - AXI Data bus width
  - AXI ID signal width
  - TLB Depth
  - Implement the TLB using a memory
  - Depth of the write buffer
  - StreamID Sideband signal width
  - Width of AXI slave interface AWUSER signals
  - Width of AXI slave interface WUSER signals
  - Width of AXI slave interface BUSER signals
  - Width of AXI slave interface ARUSER signals
  - Width of AXI slave interface RUSER signals
- PTW options
  - Number of Contexts
  - Number of SMR groups
  - PTW has a separate AXI/ACE port
  - AXI/ACE-Lite protocol
  - APB3/4 protocol

#### Security options

- Use SSD Table
- SSD Sideband signal width
- Specify use of SSDIndex0-31
- Specify SSDIndex0-31

#### Registering options

•

- AW channel slave interface registering options
- W channel slave interface registering options
- B channel slave interface registering options
- AR channel slave interface registering options
- R channel slave interface registering options
- Register the bus between PTW and TLB blocks
- Register the bus between TLB and PTW blocks

## 1.4 Product documentation and design flow

This section describes the MMU-401 books and how they relate to the design flow.

For more information about the books described in this section, see *Additional reading* on page viii.

#### 1.4.1 Documentation

The MMU-401 documentation is as follows:

#### **Technical Reference Manual**

The *Technical Reference Manual* (TRM) describes the functionality and the effects of functional options on the behavior of the MMU-401. It is required at all stages of the design flow. The choices made in the design flow can mean that some behavior described in the TRM is not relevant. If you are programming the MMU-401, then contact:

- The implementer to determine:
  - The build configuration of the implementation.
  - What integration, if any, was performed before implementing the MMU-401.
- The integrator to determine the pin configuration of the device that you are using.

#### Implementation Guide

The Implementation Guide (IG) describes:

- The available build configuration options and related issues in selecting them.
- How to configure the RTL with the build configuration options.
- The processes to sign off the configured design.

The ARM product deliverables include reference scripts and information about using them to implement your design.

The IG is a confidential book that is only available to licensees.

#### **Integration Manual**

The *Integration Manual* (IM) describes how to integrate the MMU-401 into a SoC. It describes the pins that the integrator must tie off to configure the macrocell for the required integration. Some of the integration is affected by the configuration options used when implementing the MMU-401.

The IM is a confidential book that is only available to licensees.

#### User Guide Supplement

This supplement describes how to use AMBA Designer to build and configure the MMU-401.

The User Guide Supplement is a confidential book that is only available to licensees.

## 1.5 Product revisions

This section describes the differences in functionality between product revisions of the MMU-401:

| r0p0        | First release.                                            |
|-------------|-----------------------------------------------------------|
| r0p0 - r0p1 | r0p1 delivers support for memory attribute normalization. |

## Chapter 2 Functional Description

This section describes the functional operation of the MMU-401, described in the following sections:

- *About the function* on page 2-2.
- *Interfaces* on page 2-3.
- *StreamID* on page 2-7.
- Security determination on page 2-8.
- *Hit-Under-Miss* on page 2-9.
- *Fault handling* on page 2-10.
- *Dynamic programming* on page 2-11.
- *Normalization of memory attributes* on page 2-12.

### 2.1 About the function

The TLB and PTW are the major functional blocks of the MMU-401. The TLB caches frequently used address ranges and the PTW performs page table walks.

Figure 2-1 shows the MMU-401 block diagram.



#### Figure 2-1 MMU-401 block diagram

The MMU-401 applies the following logical processing steps to every transaction:

- 1. Determines the security state of the device that originates the transaction. The security attribute presented on **AWPROT[1]** and **ARPROT[1]** signals is different from the security state of the device. Identifying the security state of the device is called security state determination.
- 2. Maps an incoming transaction to one of the contexts using an incoming StreamID.
- 3. Caches frequently used address ranges using the TLB. The best-case hit latency of this caching is two clocks when the TBU address slave register slices are not implemented. The best-case latency is three clocks when the TBU address slave register slices are specified.
- 4. Performs the main memory PTW automatically on a TLB address miss.
  - The MMU-401 shares the page table formats with the processor as specified in the LPAE for maximum efficiency.
    For more information on LPAE addresses, see the ARM<sup>®</sup> Architecture Reference Manual ARMv7-A and ARMv7-R edition and the ARM<sup>®</sup> Architecture Reference Manual, ARMv8, for ARMv8-A architecture profile.
- 5. Applies the required fault handling for every transaction.
- 6. Performs debug and performance monitoring through programmable performance counters that report statistics such as TLB refills or number of read/write accesses.

### 2.2 Interfaces

The MMU-401 contains the following interfaces:

- AXI interfaces.
- Programming interface.
- AXI3, AXI4, or ACE-Lite interface on page 2-4.
- *AXI low-power interface and clock gating* on page 2-5.

#### 2.2.1 AXI interfaces

The MMU-401 supports the following AXI interfaces:

- AXI master interface.
- *AXI slave interface.*

#### **AXI master interface**

The AXI master interface, with \_m suffix, drives the translated address to a downstream slave. You must connect pin-to-pin the read address, write address, read data, write data, and buffered write response channels to the corresponding AXI slave interface.

If the MMU-401 is configured to support a dedicated interface for PTWs, you must connect the read address and read data response channels of the slave interface associated with the PTWs to the MMU-401 PTW channel. In this configuration, the PTW channel contains the \_ptw suffix. For example, **araddr\_ptw** and **acaddr\_ptw**.

#### **AXI slave interface**

You must connect pin-to-pin the read address channel, the write address channel, the read data channel, the write data channel, and the buffered write response channel of the AXI slave interface, with \_s suffix to the corresponding AXI master interface. In a system, the master interface can be the AXI bus infrastructure output or an output of a bridge that converts another bus protocol to AXI.

There must be AXI type compatibility between the MMU-401 and the master connected to the MMU-401.

#### 2.2.2 Programming interface

The MMU-401 provides one of the following APB programming interfaces, which is selected during the MMU-401 configuration:

- The APB4 programming interface. For more information on MMU-401 integration into the AMBA 4 systems, see the *ARM® AMBA® AXI and ACE Protocol Specification AXI3, AXI4, and AXI4-Lite ACE and ACE-Lite.*
- Two APB3 programming interfaces. One of the APB interfaces is configured as Secure, and other interface is configured as Non-secure. You must ensure that only:
  - The Secure transactions are sent on the Secure interface.
  - The Non-secure transactions are sent on the Non-secure interface

For more information, see the ARM<sup>®</sup> AMBA<sup>®</sup> APB Protocol Specification.

The MMU-401 uses the APB interface as a programming interface, to permit the software to program the registers and to perform the debug operations.

#### **APB slave interface**

You must connect the APB slave interface to an AMBA 3 APB or AMBA 4 APB master, depending on the APB configuration type.

If you have configured the AMBA 3 APB interface, there are two ports with s suffix for Secure register accesses and ns suffix for Non-secure register accesses.

The MMU-401 provides a 32-bit address bus, **paddr[31:0**], but it only uses bits[15:2]. The MMU-401 ignores:

- Bits[31:16], but their presence facilitates the MMU-401 integration with adjacent RTL blocks, such as an interconnect.
- Bits[1:0], because the smallest accesses allowed to its internal registers are word access.

If the APB interface is not running at the same frequency as that of the **cclk** signal, then you can divide the frequency using the **pclken** signal value.

When operating at this frequency, the APB master must also use the **pclken** signal so that signal states change only on enabled clock edges. If the APB interface is to run at the same frequency as that of the **cclk** signal, you musts ensure that the **pclken** signal is tied HIGH.

#### 2.2.3 AXI3, AXI4, or ACE-Lite interface

You can configure the MMU-401 to use the AXI3, AXI4, or ACE-Lite interface to receive transactions, translate transactions, and perform page table walks. The interface information is described in the following sections:

- AXI3 interface.
- *AXI4 interface* on page 2-5.
- *ACE-Lite interface* on page 2-5.
- *TLB block barrier support* on page 2-5.

#### **AXI3** interface

The MMU-401 can be configured to support the AXI3 protocol. In this mode, only the AXI3 signaling is present on the main data path through the MMU-401.

The MMU-401 supports DVM messages only if a dedicated ACE-Lite master port is configured to perform PTWs.

The following features of AXI3 are not supported in the MMU-401:

Write data interleaving.

— Note —

If write data and write address ordering are not the same, data corruption can occur.

Locked transactions. The AxLOCK[1] signal bit cannot be set to 1. However, if any transaction has its AxLOCK[1] set, then it is ignored, and the output transaction has the AxLOCK[1] reset. The other bits of the AxLOCK signal are supported.

\_\_\_\_\_ Note \_\_\_\_\_

If the MMU-401 receives a locked transaction, the output transaction is passed to the downstream slave as a normal access.

#### **AXI4** interface

The MMU-401 can be configured to support the AXI4 protocol. In this mode, only the AXI4 signaling is present on the main data path through the MMU-401.

The MMU-401 supports DVM messages only if a dedicated ACE-Lite master port is configured to perform PTWs.

#### **ACE-Lite interface**

The MMU-401 can be configured to support the AXI4 protocol. In this mode, only the ACE-Lite signaling is present on the main data path through the MMU-401.

The MMU-401 supports DVM messages with a combined master port or when a separate ACE-Lite master port is configured to perform PTWs.

—— Note ———

The MMU-401 does not support invalidation by the IPA or the ARMv8 enhanced DVM messages for invalidation by the IPA.

When you configure the MMU-401 to support ACE-Lite, you must connect the AC channel of the MMU-401 to one of the following:

- The CCI driven AC channel.
- The ACE-compatible slave interface that supports DVM messages.

ARM recommends you use the DVM channel for TLB maintenance operations. If the system cannot access the DVM channel, you must tie the **ACVALID** signal LOW and use the programming interface for TLB maintenance operations.

When you configure the MMU-401 to provide a dedicated AXI channel to perform PTWs. The ACVALID channel must be part of the PTWs.

#### **TLB block barrier support**

A TLB block in the MMU-401 receives and passes on barriers, but does not generate barriers of its own, in response to the **SYNC** signal received from the DVM channel of the PTW block.

The PTW block sends the SYNC signal to the TLB block on receiving one of the following:

- The SYNC message.
- The DVM SYNC message that is generated by the MMU-401.

See the ARM<sup>®</sup> AMBA<sup>®</sup> AXI and ACE Protocol Specification AXI3, AXI4, and AXI4-Lite ACE and ACE-Lite for more information on SYNC and DVM SYNC messages

#### 2.2.4 AXI low-power interface and clock gating

The MMU-401 has two AXI low-power interfaces, each of which can be connected pin-to-pin to a dedicated interface of a clock controller. You can use the low-power interface to disable the clock of each sub-block of the MMU-401. Alternatively, if there is no clock controller, you must tie the **csysreq\_\*** inputs HIGH. You can leave the low-power interface outputs, **csysack\_\*** and **cactive\_\***, unconnected.

See the ARM<sup>®</sup> AMBA<sup>®</sup> AXI and ACE Protocol Specification AXI3, AXI4, and AXI4-Lite ACE and ACE-Lite for additional information on the signal functionality.

\_\_\_\_ Note \_\_\_\_\_

- See the ARM<sup>®</sup> AMBA<sup>®</sup> AXI and ACE Protocol Specification, AXI3, AXI4, and AXI4-Lite, ACE and ACE-Lite for the information on denial of service when the following conditions are true:
  - 1. The cactive\_\* signal is HIGH.
  - 2. The **csysack\_\*** signal is LOW.
- You must gate the clock when the **csysack\_\*** signal is LOW.

The MMU-401 has two C-channels that allow you to disable the clock for the PTW and TLB blocks independently, as the following sections describe:

- TLB block.
- *PTW block*.

#### **TLB block**

An external clock controller can request the TLB block to enter the low-power state by de-asserting the **csysreq\_tbu** signal.

The TLB block can enter the low-power state under the following conditions:

- No outstanding accesses are pending.
- No input access is pending.
- No TLB maintenance operation is pending.

When the preceding conditions are satisfied, the **cactive\_tbu** signal is set LOW. The low-power entry request is acknowledged when the **csysreq\_tbu** signal is LOW. You can disable the clock when the **csysack\_tbu** and **cactive\_tbu** signals are LOW. For more information on the AXI low-power interface signals, see *LPI signals* on page A-18.

#### **PTW block**

During normal operation, the PTW block is in the idle state. Therefore, ARM recommends that you use the AXI low-power interface to disable the clock for this block.

An external clock controller can request the PTW block to enter into the low-power mode by de-asserting the **csysreq\_tcu** signal.

The PTW block pulls the cactive\_tcu signal LOW when the following conditions are satisfied:

- The **PSELx** signal is LOW.
- The ACVALID signal is LOW.
- No outstanding PTW request is pending.

The **PSELx** signal is combinatorially connected to the **cactive\_tcu** signal. Therefore, if the APB interface is synthesized at a value less than that of the **cclk** signal using the **pclken** signal, treat the **cactive\_tcu** signal as one of the following to prevent metastability problems in the clock controller:

- Asynchronous.
  - Sampled with the **pclken** signal.

The PTW block acknowledges the low-power entry request by setting the **csysack\_tcu** signal low. You can disable the clock when the **csysack\_tcu** and **cactive\_tcu** signals are LOW. For more information on the C-channel signal, see *LPI signals* on page A-18.

## 2.3 StreamID

A StreamID is used to map the incoming transaction to a context by using the stream mapping table. The characteristics of the StreamID are as follows:

- The width of the StreamID is selected during the MMU-401 configuration.
- You must specify the StreamID on a dedicated AXI sideband signal. The sideband signal width can vary from 1-15, and separate sideband signals are used for read and write transactions.

See the *ARM*<sup>®</sup> *System Memory Management Unit Architecture Specification* for information on StreamID-to-context mapping.

### 2.4 Security determination

The MMU-401 determines the Secure ownership of a transaction in one of the following ways:

- Assigns the Non-secure state to an incoming sideband signal along with a transaction:
  - For write accesses, the Non-secure state is the write sideband signal for security.
  - For read accesses, the Non-secure state is the read sideband signal for security.
- Determines the security state of a master by using the input signals. These signals form an SSD index into the SSD table. The entry in the SSD table determines whether the master that initiated the transaction is Secure or Non-secure.
  - You can configure the width of the SSD index in the range 0-15 bits.
  - You can configure the number of programmable entries in the SSD table in the range 1-32.
  - You can program the security state of the SSD table entries at runtime, or specify the non-programmable and fixed SSD table entries at configuration time.

After the SSD index is determined, the SSD table contains bits from 0-2<sup>(SSD Index WIDTH)-1</sup>. You must determine the status of the bits as follows:

#### List of non-programmable indices

For these indices, the security state of the master is defined, and does not change.

You must specify the indices of the masters whose security states are always Secure.

#### List of programmable indices

You can program the security state of the programmable indices.

You must determine the default state of each master whose security state is programmable.

An SSD index might be programmable or non-programmable, and might be in Secure or Non-secure state. By default, an SSD index is in the non-programmable, Non-secure state.

— Note ——

An entry must not be duplicated in more than one list.

At least one programmable or fixed Non-secure entry for every configuration.

The number of indices is determined by the configured SSD index width. For example, if the SSD index width is 6 bits, there are 64 indices in the range 0-63. You must program the indices to be one of:

- Programmable Secure.
- Programmable Non-secure.
- Non-programmable Secure.

The unprogrammed indices default to non-programmable Non-secure.

See the ARM<sup>®</sup> System Memory Management Unit Architecture Specification for information on security determination.

### 2.5 Hit-Under-Miss

*Hit-Under-Miss* (HUM) translates a TLB miss transaction and passes the transaction to a downstream slave if the translated TLB miss transaction results in a TLB hit. HUM allows responding to the master if there is a TLB hit for a subsequent transaction while the MMU-401 is performing a translation for a previous transaction that had a TLB miss. HUM characteristics for read and write transactions are as follows:

- If the transactions are read accesses, HUM is automatically enabled.
- If the transactions are write operations, HUM is enabled or disabled based on the write buffer depth. You can specify the write buffer depth during configuration.
  - If the depth of the write buffer is zero, HUM is automatically disabled.
  - If the depth of the write buffer is a non-zero value, a write hit transaction is translated only if the write data from a missed transaction can be accommodated in the write buffer.
  - The number of outstanding missed transactions is determined by the depth of the write buffer. For example, if the depth of the buffer is four, then it can hold two transactions of length two. Each buffer entry holds only one beat of the transaction, even if it is of a narrow width.

Example 2-1 shows a HUM condition.

#### Example 2-1 Hit under miss

Consider that the write buffer depth is eight and there are two missed write transactions of lengths four and three. Both missed write transactions are stored in the write buffer during the PTWs for the transactions. If you perform another transaction before the missed write transactions are processed, the new transaction is passed through, if that access results in a TLB hit.

## 2.6 Fault handling

The MMU-401 only supports the terminate fault handling mode that the *ARM*<sup>®</sup> *System Memory Management Unit Architecture Specification* describes.

—— Note ———

The MMU-401 does not support the stall fault handling mode.

On a fault, the faulted transaction results in an abort based on the fault report setting in the following registers:

- The Secure Configuration Register for global faults.
- The System Control Register of that context for context faults.

When a fault occurs, the transactions that arrive after the faulted transaction can also fault if both of the following conditions are true:

- The second transaction is in the same 4KB region and is in the same context as the first transaction.
- The second transaction is received before the response for the first transaction is sent by the MMU-401.

These faults can occur even if a fault clear is received between the first and second transactions.

For more information on fault handling, see the *ARM*<sup>®</sup> *System Memory Management Unit Architecture Specification.* 

For more information on fault reporting, see the *ARM*<sup>®</sup> *Architecture Reference Manual ARMv7-A and ARMv7-R editions* and the *ARM*<sup>®</sup> *Architecture Reference Manual, ARMv8, for ARMv8-A architecture profile.* 

## 2.7 Dynamic programming

ARM recommends that you modify the contents of a control register only when there are no outstanding transactions in the MMU-401. If any of the control registers are modified when there is an existing transaction in the MMU-401, then the following behavior occurs:

- When a control register is written, if a transaction arrives at the MMU-401 after the **PREADY** signal, the MMU-401 ensures that the new register attributes are applied to the transaction.
- When a control register is written, if a transaction is pending within MMU-401, it is unknown whether the old register attributes or new register attributes are applied to that transaction.

## 2.8 Normalization of memory attributes

The ARMv8 architecture generates a normalized version of the memory attribute. See *Auxiliary Configuration registers* on page 3-16. By programming the SMMU\_sACR.NORMALIZE bit, you can enable normalization support.

— Note —

You must enable normalization support only when the MMU-401 is instantiated in the ARMv8 system.

## Chapter 3 Programmers Model

The MMU-401 requires a programming interface to enable the software to configure the controller. You can also use the programming interface as a debug interface for accessing the TLB information.

This chapter describes the MMU-401 registers and provides information about programming the MMU-401, as the following sections describe:

- *About the programmers model* on page 3-2.
- The MMU-401 address map on page 3-3.
- *Register summary* on page 3-5.
- *Global address space 0* on page 3-11.
- Global address space 1 on page 3-33.
- Integration registers on page 3-36.
- *Performance Monitoring registers* on page 3-39.
- Security State Determination address space on page 3-46.
- *Peripheral and component identification registers* on page 3-48.
- Translation context bank registers on page 3-52.

## 3.1 About the programmers model

The following information applies to the MMU-401 registers:

- Registers are implemented according to the *ARM*<sup>®</sup> *System Memory Management Unit Architecture Specification* with the security extensions implemented in the MMU-401 as follows:
  - Global address space 0 registers summary on page 3-5.
  - Global address space 1 registers summary on page 3-7.
  - Integration registers summary on page 3-7.
  - *Performance monitoring registers summary* on page 3-8.
  - The MMU-401 Security State Determination address space registers summary on page 3-8.
  - Peripheral and Component Identification summary on page 3-9.
  - Translation context bank address map summary on page 3-9.
- Unless otherwise stated in the accompanying text:
  - Do not modify UNDEFINED register bits.
  - Ignore undefined register bits on reads.
  - All register values are UNKNOWN on reset unless otherwise stated.
  - The access types of the MMU-401 registers are described as follows:

|          | -                                                    |
|----------|------------------------------------------------------|
| RAO      | Read-As-One.                                         |
| RAO/SBOP | Read-As-One, Should-Be-One-or-Preserved on writes.   |
| RAO/WI   | Read-As-One, Writes Ignored.                         |
| RAZ      | Read-As-Zero.                                        |
| RAZ/SBZP | Read-As-Zero, Should-Be-Zero-or-Preserved on writes. |
| RAZ/WI   | Read-As-Zero, Writes Ignored.                        |
| RO       | Read-only.                                           |
| RW       | Read and write.                                      |
| SBO      | Should-Be-One.                                       |
| SBOP     | Should-Be-One-or-Preserved.                          |
| SBZ      | Should-Be-Zero.                                      |
| SBZP     | Should-Be-Zero-or-Preserved.                         |
| UNK      | Unknown.                                             |
| WI       | Write-ignored.                                       |
| WO       | Write-only.                                          |
| WNR      | Write-not-read.                                      |
|          |                                                      |

## 3.2 The MMU-401 address map

The address map of the programming interface is consistent with the *ARM*<sup>®</sup> System Memory Management Unit Architecture Specification.

In addition to the registers specified in the *ARM*<sup>®</sup> *System Memory Management Unit Architecture Specification*, the MMU-401 implements the following configuration, identification, debug, context, integration, performance, and control registers:

- Secure configuration Register 0, SMMU\_sCR0.
- Auxiliary configuration Register, SMMU\_sACR.
- Identification registers, SMMU\_IDR*n*:
  - Identification Register 0, SMMU\_IDR0.
  - Identification Register 1, SMMU\_IDR1.
  - Identification Register 2, SMMU\_IDR2.
  - Identification Register 7, SMMU\_IDR7.
- Debug Read Pointer Register, SMMU\_DBGRPTR.
- Debug Read Data Register, SMMU\_DBGRDATA
- Secure alias to Non-secure Configuration Register 0, SMMU\_CR0.
- Secure alias to Non-secure Auxiliary Configuration Register, SMMU\_ACR.
- Stream Match registers, SMMU\_SMRn.
- Stream to Context registers, SMMU\_S2CR*n*.
- Context Bank Fault Restricted Syndrome registers A, SMMU\_CBFRSYNRAn.
- Context Bank Attribute registers, SMMU\_CBARn.
- Integration Enable Register, ITEN.
- Integration Test Input Register, ITIP.
- Integration Test Output Register, ITOP.
- Performance Monitor Event Count registers, SMMU\_PMEVCNT*n*.
- Performance Monitor Counter Group Configuration registers, PMCGCRn.
- Performance Monitor Counter Group Stream Match registers, PMCGSMRn.
- Performance Monitor Configuration Register, PMCFG.
- Performance Monitor Control Register, PMCR.
- Performance Monitor Authentication Status registers, SMMU\_CBn\_AUTHSTATUS.
- Performance Monitor Device Type Register, PMDEVTYPE.
- Component Identification registers, SMMU\_CIDRn.
  - SMMU\_CIDR0.
  - SMMU\_CIDR1.
  - SMMU\_CIDR2.
  - SMMU\_CIDR3.
- Peripheral Identification registers, SMMU\_PIDRn.
  - SMMU PIDR0.
  - SMMU PIDR1.
  - SMMU\_PIDR2.
  - SMMU PIDR3.
  - SMMU PIDR4.
  - SMMU\_PIDR5-7.
- System Control registers, SMMU\_CBn\_SCTLR.
- Translation Table Base Control registers, SMMU\_CBn\_TTBCR.

The MMU-401 is configured through a memory-mapped register frame. The total size of the MMU-401 address range depends on the number of implemented translation contexts.

The MMU-401 address map consists of the following equally-sized portions:

#### The global address space

The global address space is located at the bottom of the MMU-401 address space, at SMMU\_BASE. See Figure 3-1.

#### The translation context bank address space

The translation context bank address space is located above the top of the global address space, at SMMU\_TOP. See Figure 3-1.



#### Figure 3-1 MMU-401 address map

You can determine the MMU-401 address range by reading the value of the following register fields:

- SMMU\_IDR1.PAGESIZE.
- SMMU\_IDR1.NUMPAGENDXB.

For more information, see the ARM<sup>®</sup> System Memory Management Unit Architecture Specification.

## 3.3 Register summary

This section describes the registers of the MMU-401 in the base offset order. The register map contains the following main blocks:

- Global address space 0 registers summary.
- Global address space 1 registers summary on page 3-7.
- Integration registers summary on page 3-7.
- *Performance monitoring registers summary* on page 3-8.
- Security state determination address space registers summary on page 3-8.
- Peripheral and component identification registers summary on page 3-9.
- Translation context bank registers summary on page 3-9.

#### 3.3.1 Global address space 0 registers summary

Table 3-1 shows the global space 0 registers in the base offset order.

— Note —

The addresses that are not shown in Table 3-1 are reserved.

| Name                                  | Туре | S or NS <sup>a</sup> | Offset  | Description                                  | Notes                 |
|---------------------------------------|------|----------------------|---------|----------------------------------------------|-----------------------|
| SMMU_SCR0<br>SMMU_CR0                 | RW   | S<br>NS              | 0x00000 | Secure Configuration Register 0 on page 3-11 | -Banked with security |
| SMMU_SCR1                             | RW   | S                    | 0x00004 | Secure Configuration Register 1              | Secure only           |
| SMMU_ACR                              | RW   | NS                   | 0x00010 | Auxiliary Configuration registers on         | -                     |
| SMMU_SACR                             |      | S                    | -       | page 3-16                                    | Banked with security  |
| SMMU_IDR0                             | RO   | S<br>NS              | 0x00020 | <i>Identification registers</i> on page 3-18 | -                     |
| SMMU_IDR1                             |      | S<br>NS              | 0x00024 |                                              | -                     |
| SMMU_IDR2                             |      | S<br>NS              | 0x00028 | _                                            | -                     |
| SMMU_IDR7                             |      | S<br>NS              | 0x0003C | -                                            | -                     |
| SMMU_SGFAR[31:0]<br>SMMU_GFAR[31:0]   | RW   | S                    | 0x00040 | Global Fault Address Register                | Banked with security  |
| SMMU_SGFAR[63:32]<br>SMMU_GFAR[63:32] |      |                      | 0x00044 | _                                            |                       |
| SMMU_GFSR                             | RW   | NS                   | 0x00048 | Global Fault Status Register                 | -                     |
| SMMU_SGFSR                            |      | S                    | -       |                                              | Banked with security  |

#### Table 3-1 Global address space 0 registers summary

| Name                            | Туре | S or NS <sup>a</sup> | Offset  | Description                                                                 | Notes                  |
|---------------------------------|------|----------------------|---------|-----------------------------------------------------------------------------|------------------------|
| SMMU_GFSRRESTORE                | WO   | NS                   | 0x0004C | Global Fault Status Register Restore                                        | -                      |
| SMMU_SGFSRRESTORE               | _    | S                    | -       |                                                                             | Banked with security   |
| SMMU_GFSYNR0                    | RW   | NS                   | 0x00050 | Global Fault Syndrome Register 0                                            | -                      |
| SMMU_SGFSYNR0                   | _    | S                    | _       |                                                                             | Banked with security   |
| SMMU_GFSYNR1                    | RW   | NS                   | 0x00054 | Global Fault Syndrome Register 1                                            | -                      |
| SMMU_SGFSYNR1                   |      | S                    | _       |                                                                             | Banked with security   |
| SMMU_STLBIALL                   | WO   | S<br>NS              | 0x00060 | Invalidate entire TLB Register                                              | -                      |
| SMMU_TLBIVMID                   | WO   | NS                   | 0x00064 | Invalidate TLB by the Virtual Machine Identifier (VMID) Register            | -                      |
| SMMU_TLBIALLNSNH                | WO   | NS                   | 0x00068 | Invalidate entire Non-secure Non-hyp TLB<br>Register                        | -                      |
| SMMU_STLBGSYNC                  | WO   | S                    | 0x00070 | Global Synchronize TLB Invalidate Register                                  | -                      |
| SMMU_TLBGSYNC                   | _    | NS                   |         |                                                                             | -                      |
| SMMU_STLBGSTATUS                | RO   | S<br>NS              | 0x00074 | Global TLB Status Register                                                  | Banked with security   |
| SMMU_TLBGSTATUS                 | _    |                      |         |                                                                             | -                      |
| SMMU_DBGRPTR                    | RW   | S                    | 0x00080 | Debug registers on page 3-25                                                | -                      |
| SMMU_DBGRDATA                   | RO   | S                    | 0x00084 | _                                                                           | -                      |
| SMMU_NSCR0                      | RW   | S                    | 0x00400 | Secure alias to Non-secure Configuration<br>Register 0 on page 3-29         | Secure only            |
| SMMU_NSACR                      | RW   | S                    | 0x00410 | Secure Alias to Non-secure Auxiliary<br>Configuration Register on page 3-30 | Secure only            |
| SMMU_NSGFAR[31:0] <sup>b</sup>  | RW   | S                    | 0x00440 | Secure alias for Non-secure Global Fault<br>Address Register                | Secure only,<br>64-bit |
| SMMU_NSGFAR[63:32] <sup>b</sup> | RW   | S                    | 0x00444 | Secure alias for Non-secure Global Fault<br>Address Register                | _                      |
| SMMU_NSGFSR <sup>b</sup>        | WO   | S                    | 0x00448 | Secure alias for Non-secure Global Fault<br>Status Register                 | Secure only            |
| SMMU_NSGFSRRESTORE <sup>b</sup> | WO   | S                    | 0x0044C | Secure alias for Non-secure Global Fault<br>Status Register Restore         | Secure only            |
| SMMU_NSGFSYNR0 <sup>b</sup>     | RW   | S                    | 0x00450 | Secure alias for Non-secure Global Fault<br>Syndrome Register 0             | Secure only            |
| SMMU_NSGFSYNR1 <sup>b</sup>     | RW   | S                    | 0x00454 | Secure alias for Non-secure Global Fault<br>Syndrome Register 1             | Secure only            |

| Name                           | Туре | S or NS <sup>a</sup> | Offset              | Description                                                               | Notes       |
|--------------------------------|------|----------------------|---------------------|---------------------------------------------------------------------------|-------------|
| SMMU_NSTLBGSYNC <sup>b</sup>   | WO   | S                    | 0x00470             | Secure alias for Non-secure Global<br>Synchronize TLB invalidate Register | Secure only |
| SMMU_NSTLBGSTATUS <sup>b</sup> | RO   | S                    | 0x00474             | Secure alias for Non-secure Global TLB<br>Status Register                 | Secure only |
| SMMU_SMR <i>n</i>              | RW   | S<br>NS              | 0x00800-<br>0x0087C | Stream Match registers on page 3-30                                       | -           |
| SMMU_S2CR <i>n</i>             | RW   | S<br>NS              | 0x00C00-<br>0x00C7C | Stream to Context registers on page 3-31                                  | -           |

#### Table 3-1 Global address space 0 registers summary (continued)

a. S stands for Secure and NS stands for Non-secure.

b. Using Secure aliases, the Non-secure version of the banked registers are accessed.

#### 3.3.2 Global address space 1 registers summary

Table 3-2 shows the global space 1 registers in the base offset order.

#### Table 3-2 Global address space 1 registers summary

| Name              | Туре | S or NS | Offset        | Description                                                                                                            |  |
|-------------------|------|---------|---------------|------------------------------------------------------------------------------------------------------------------------|--|
| SMMU_CBAR0-7      | RW   | NS      | 0x1000-0x101C | Context Bank Attribute registers on page 3-33                                                                          |  |
| SMMU_CBFRSYNRA0-7 | RW   | -       | 0x1400-0x141C | Context Bank Fault Restricted Syndrome registers A on page 3-34                                                        |  |
| SMMU_CBA2R0-7     | RW   | -       | 0x1800-0x180C | See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification 64KB Translation Granule Supplement. |  |

#### 3.3.3 Integration registers summary

Table 3-3 shows the integration registers in the base offset order.

#### Table 3-3 Integration registers summary

| Name | Туре | S or NS | Offset | Description                                   |
|------|------|---------|--------|-----------------------------------------------|
| ITEN | RW   | NS      | 0x2000 | Integration Enable Register on page 3-36      |
| ITIP | RO   | S       | 0x2004 | Integration Test Input Register on page 3-37  |
| ITOP | RW   | -       | 0x2008 | Integration Test Output Register on page 3-37 |

#### 3.3.4 Performance monitoring registers summary

Table 3-4 shows the performance monitoring registers in the base offset order.

| Table 3-4 Performance monitoring registers summary | v |
|----------------------------------------------------|---|
|----------------------------------------------------|---|

| Name                | Туре | S or NS | Offset            | Description                                                            |
|---------------------|------|---------|-------------------|------------------------------------------------------------------------|
| PMEVCNTR0-2         | RW   | NS      | 0x3000-0x300<br>8 | Performance Monitor Event Count registers                              |
| PMEVTYPE0-2         | RW   | -       | 0x3400-0x340<br>8 | Performance Monitor Event Type select registers                        |
| PMCGCRn             | RW   | -       | 0x3800            | Performance Monitor Counter Group Configuration registers on page 3-39 |
| PMCGSMRn            | RW   | NS      | 0x3A00            | Performance Monitor Counter Group Stream Match registers on page 3-40  |
| PMCNTENSET <i>n</i> | RW   | -       | 0x3C00            | Performance Monitor Counter Enable Set and Clear registers             |
| PMCNTENCLRn         | _    |         | 0x3C20            | -                                                                      |
| PMINTENSETn         | RW   | -       | 0x3C40            | Performance Monitor Interrupt Enable Set and Clear registers           |
| PMINTENCLRn         | _    |         | 0x3C60            | -                                                                      |
| PMOVSCLRn           | RW   | -       | 0x3C80            | Performance Monitor Overflow Status Set and Clear registers            |
| PMOVSSETn           | _    |         | 0x3CC0            | -                                                                      |
| PMCFGR              | RO   | -       | 0x3E00            | Performance Monitor Configuration Register on page 3-41                |
| PMCR                | RW   | -       | 0x3E04            | Performance Monitor Control Register on page 3-42                      |
| PMCEID0-1           | RO   | -       | 0x3E20-0x3E2<br>4 | Performance Monitor Common Event ID registers                          |
| PMAUTHSTATU<br>S    | RO   | -       | 0x3FB8            | Performance Monitor Authentication Status Register on page 3-43        |
| PMDEVTYPE           | RO   | _       | 0x3FCC            | Performance Monitor Device Type Register on page 3-45                  |

#### 3.3.5 Security state determination address space registers summary

Table 3-5 shows the MMU-401 security state determination address space and its attributes.

#### Table 3-5 The MMU-401 Security State Determination address space registers summary

| Name            | Туре               | S or NS | Offset          | Description                                             |
|-----------------|--------------------|---------|-----------------|---------------------------------------------------------|
| SMMU_SSDR0-1023 | UNK/SBOP/WI/RO/RWa | S       | 0x04000-0x04FFC | Security State Determination address space on page 3-46 |

a. If the SSD table is not implemented, the bits are UNK or SBOP.

If the SSD table is implemented, the non-defined bits are UNK, SBOP, or WI. The defined bits are RO or RW.

# 3.3.6 Peripheral and component identification registers summary

Table 3-6 shows the peripheral and component identification registers in the base offset order.

| Name       | Туре | S or NS | Offset  | Description                                      |         |   |
|------------|------|---------|---------|--------------------------------------------------|---------|---|
| SMMU_PIDR4 | RO   | NS      | 0x0FFD0 | Peripheral Identification registers on page 3-48 |         |   |
| SMMU_PIDR5 | -    | S       | S       | S                                                | 0x0FFD4 | - |
| SMMU_PIDR6 | -    |         | 0x0FFD8 | -                                                |         |   |
| SMMU_PIDR7 | -    |         | 0x0FFDC | -                                                |         |   |
| SMMU_PIDR0 | -    |         | 0x0FFE0 |                                                  |         |   |
| SMMU_PIDR1 | -    |         | 0x0FFE4 | -                                                |         |   |
| SMMU_PIDR2 | -    |         | 0x0FFE8 | -                                                |         |   |
| SMMU_PIDR3 | -    |         | 0x0FFEC |                                                  |         |   |
| SMMU_CIDR0 | -    |         | 0x0FFF0 | Component Identification registers on page 3-48  |         |   |
| SMMU_CIDR1 | -    |         | 0x0FFF4 |                                                  |         |   |
| SMMU_CIDR2 | -    |         | 0x0FFF8 | -                                                |         |   |
| SMMU_CIDR3 | -    |         | 0x0FFFC |                                                  |         |   |

Table 3-6 Peripheral and Component Identification summary

# 3.3.7 Translation context bank registers summary

Table 3-7 shows the translation context bank registers in the base offset order.

| Name                             | Туре | Size | Offset          | Description                                                                                         |
|----------------------------------|------|------|-----------------|-----------------------------------------------------------------------------------------------------|
| SMMU_CBn_SCTLR                   | RW   | 32   | 0x00000         | System Control Register on page 3-52                                                                |
| SMMU_CBn_TTBR0[64:0]             |      | 64   | 0x00020-0x00024 | Translation Table Base Register                                                                     |
| SMMU_CBn_TTBCR                   |      | 32   | 0x00030         | Translation Table Base Control Register on page 3-55                                                |
| SMMU_CBn_FSR <sup>a</sup>        | -    | -    | 0x00058         | Fault registers:                                                                                    |
| SMMU_CBn_FSRRESTORE <sup>a</sup> |      |      | 0x0005C         | <ul> <li>Fault Status Register.</li> <li>Fault Status Restore Register.</li> </ul>                  |
| SMMU_CBn_FAR[31:0] <sup>a</sup>  |      |      | 0x00060         | • Fault Address Register.                                                                           |
| SMMU_CBn_FAR[63:32] <sup>a</sup> |      |      | 0x00064         | • Fault Syndrome registers.<br>See the <i>ARM</i> <sup>®</sup> <i>System Memory Management Unit</i> |
| SMMU_CBn_FSYNR0a                 |      |      | 0x00068         | Architecture Specification.                                                                         |

## Table 3-7 Translation context bank address map summary

| Name                  | Туре | Size | Offset          | Description                                        |
|-----------------------|------|------|-----------------|----------------------------------------------------|
| SMMU_CBn_PMXEVCNTRm   | -    | -    | 0x00E00-0x00E08 | See Performance Monitoring registers on page 3-39. |
| SMMU_CBn_PMXEVTYPERm  | _    |      | 0x00E80-0x00E88 | -                                                  |
| SMMU_CBn_PMCFGR       | _    |      | 0x00F00         | -                                                  |
| SMMU_CBn_PMCR         | _    |      | 0x00F04         | -                                                  |
| SMMU_CBn_PMCEID0-1    | _    |      | 0x00F20         | -                                                  |
| SMMU_CBn_PMCNTENSET   | _    |      | 0x00F40         | -                                                  |
| SMMU_CBn_PMCNTENCLR   | _    |      | 0x00F44         | -                                                  |
| SMMU_CBn_PMINTENSET   | _    |      | 0x00F48         | -                                                  |
| SMMU_CBn_PMINTENCLR   | _    |      | 0x00F4C         | -                                                  |
| SMMU_CBn_PMOVSRCLR    | _    |      | 0x00F54         | -                                                  |
| SMMU_CBn_PMOVSRSET    | _    |      | 0x00F50         | -                                                  |
| SMMU_CBn_PMAUTHSTATUS | -    |      | 0x00FB8         | -                                                  |

## Table 3-7 Translation context bank address map summary (continued)

a. Follow the format that *Global address space 0* on page 3-11 describes.

# 3.4 Global address space 0

The MMU-401 global address space 0 provides the high-level control of the MMU-401 resources and maps device transactions to translation context banks, as the following sections describe:

- Secure Configuration Register 0.
- *Auxiliary Configuration registers* on page 3-16.
- *Identification registers* on page 3-18.
- *Debug registers* on page 3-25.
- Secure alias to Non-secure Configuration Register 0 on page 3-29.
- Secure Alias to Non-secure Auxiliary Configuration Register on page 3-30.
- *Stream Match registers* on page 3-30.
- *Stream to Context registers* on page 3-31.

# 3.4.1 Secure Configuration Register 0

The Secure Configuration Register 0, SMMU\_sCR0, characteristics are:

PurposeContains top-level control of the MMU-401 that is only accessible by<br/>Secure access.----Note-----<br/>The Non-secure Configuration Register, SMMU\_CR0, does not provide<br/>the complete top-level control of the MMU-401 for Secure transactions.<br/>In implementations that support security extensions, certain SMMU\_CR0<br/>fields apply only to Non-secure transactions.ConfigurationAvailable in all configurations of the MMU-401.Usage constraintsThere are no usage constraints.AttributesSee Table 3-1 on page 3-5.Figure 3-2 on page 3-12 shows the bit assignments.

ARM DDI 0521B ID081914



## Figure 3-2 Secure Configuration Register 0 bit assignments

Table 3-8 shows the bit assignments.

#### Table 3-8 Secure Configuration Register 0 bit assignments

| Bits    | Name     | Reset value | Description     Reserved.     Non-secure configuration. The possible values of this field are:                                                        |  |  |
|---------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [31:30] | Reserved | -           |                                                                                                                                                       |  |  |
| [29:28] | NSCFG    | -           |                                                                                                                                                       |  |  |
|         |          |             | 0b00 Use the value of the <b>APROT[1]</b> signal that is presented with the transaction.                                                              |  |  |
|         |          |             | 0b01 Reserved.                                                                                                                                        |  |  |
|         |          |             | 0b10 Secure.                                                                                                                                          |  |  |
|         |          |             | 0b11 Non-secure.                                                                                                                                      |  |  |
|         |          |             | Note                                                                                                                                                  |  |  |
|         |          |             | • This bit field is only present in the SMMU_sCR0. In the SMMU_CR0, the bit field is reserved.                                                        |  |  |
|         |          |             | • This bit field applies to the processing of Secure transactions that bypass the MMU-401 stream mapping process. This bypass condition can occur if: |  |  |
|         |          |             | <ul> <li>The SMMU_SCR0.CLIENTPD bit is set to 0b1.</li> </ul>                                                                                         |  |  |
|         |          |             | <ul> <li>The transaction does not match have a match the stream mapping table and<br/>the SMMU_SCR0.USFCFG bit is set to 0b0.</li> </ul>              |  |  |

| Bits    | Name  | Reset value | Description                                                                                                                                |  |  |
|---------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [27:26] | WACFG | -           | Write allocate configuration. This bit field controls the allocation hint for write accesses<br>The possible values of this bit field are: |  |  |
|         |       |             | 0b00 Use allocation attributes that are presented with the transaction.                                                                    |  |  |
|         |       |             | 0b01 Reserved.                                                                                                                             |  |  |
|         |       |             | 0b10 Allocate.                                                                                                                             |  |  |
|         |       |             | 0b11 No allocate.                                                                                                                          |  |  |
|         |       |             | Note                                                                                                                                       |  |  |
|         |       |             | This field applies to transactions that bypass the MMU-401 stream mapping table. The bypass condition can occur if:                        |  |  |
|         |       |             | • The SMMU_CR0.CLIENTPD bit is set to 0b1.                                                                                                 |  |  |
|         |       |             | • The transaction does not have a match in the stream mapping table, and the SMMU_CR0.USFCFG bit is set to 0b0.                            |  |  |
| [25:24] | RACFG | -           | Read allocate configuration. This bit field controls the allocation hint for read accesses. The possible values of this field are:         |  |  |
|         |       |             | 0b00 Use allocation attributes that are presented with the transaction.                                                                    |  |  |
|         |       |             | 0b01 Reserved.                                                                                                                             |  |  |
|         |       |             | 0b10 Allocate.                                                                                                                             |  |  |
|         |       |             | 0b11 No allocate.                                                                                                                          |  |  |
|         |       |             | Note                                                                                                                                       |  |  |
|         |       |             | This field applies to transactions that bypass the MMU-401 stream mapping process. This bypass condition can occur if:                     |  |  |
|         |       |             | • The SMMU_CR0.CLIENTPD bit is set to 0b1.                                                                                                 |  |  |
|         |       |             | The transaction does not have a match in the stream mapping table, and the SMMU_CR0.USFCFG bit is set to 0b0.                              |  |  |
| [23:22] | SHCFG | -           | Shared configuration. The possible values of this bit field are:                                                                           |  |  |
|         |       |             | 0b00 Use shareable attributes that are presented with the transaction.                                                                     |  |  |
|         |       |             | 0b01 Outer-shareable.                                                                                                                      |  |  |
|         |       |             | 0b10 Inner-shareable.                                                                                                                      |  |  |
|         |       |             | 0b11 Non-shareable.                                                                                                                        |  |  |
|         |       |             | Note                                                                                                                                       |  |  |
|         |       |             | This field applies to transactions that bypass the MMU-401 stream mapping process. This bypass condition can occur if:                     |  |  |
|         |       |             | • The SMMU_CR0.CLIENTPD bit is set to 0b1.                                                                                                 |  |  |
|         |       |             | • The transaction does not have a match in the stream mapping table, and the SMMU_CR0.USFCFG bit is set to 0b0.                            |  |  |

| Bits    | Name    | Reset value | Description                                                                                                                                                                                                                                                                                                                                     |  |  |
|---------|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [21]    | SMCFCFG | -           | Stream match conflict fault configuration. This bit field controls the handling of client transactions that match multiple entries in the stream mapping table. The possible values of this bit are:                                                                                                                                            |  |  |
|         |         |             | 0b0 Permit pass through.                                                                                                                                                                                                                                                                                                                        |  |  |
|         |         |             | 0b1   Raise a stream match conflict fault.                                                                                                                                                                                                                                                                                                      |  |  |
|         |         |             | ——— Note ———                                                                                                                                                                                                                                                                                                                                    |  |  |
|         |         |             | • The MMU-401 considers this bit as RAO/WI.                                                                                                                                                                                                                                                                                                     |  |  |
|         |         |             | • The MMU-401 does not guarantee detection of all occurrences of the stream match conflict fault. See the <i>ARM® System Memory Management Unit Architecture Specification</i> for more information.                                                                                                                                            |  |  |
| [20]    | MTCFG   | 0b0         | Memory type configuration. The possible values of this bit are:                                                                                                                                                                                                                                                                                 |  |  |
| [ ]     |         |             | 0b0 Use the memory attributes that are presented with the transaction.                                                                                                                                                                                                                                                                          |  |  |
|         |         |             | 0b1 Use the SMMU_CR0.MemAttr field for the memory attributes.                                                                                                                                                                                                                                                                                   |  |  |
|         |         |             | Note                                                                                                                                                                                                                                                                                                                                            |  |  |
|         |         |             | <ul> <li>This field applies to the processing of Non-secure transactions that bypass the MMU-401 stream mapping process. This bypass condition can occur if:</li> <li>The SMMU_CR0.CLIENTPD bit is set to 0b1.</li> <li>The transaction does not have a match in the stream mapping table and the SMMU_CR0.USFCFG bit is set to 0b0.</li> </ul> |  |  |
| [19:16] | MemAttr | -           | Memory attributes. The memory attributes might be overlaid if the SMMU_CR0.MTCFG bit is set to 0b1.                                                                                                                                                                                                                                             |  |  |
| [15:14] | BSU     | -           | Barrier shareability upgrade. This bit upgrades the required shareability domain of the barriers issued by the client devices that are not mapped to a translation context, by setting the minimum shareability domain that is applied to a barrier. The possible values of this field are:                                                     |  |  |
|         |         |             | 0b00 No effect.                                                                                                                                                                                                                                                                                                                                 |  |  |
|         |         |             | 0b01Inner shareable.                                                                                                                                                                                                                                                                                                                            |  |  |
|         |         |             | Øb10Outer shareable.                                                                                                                                                                                                                                                                                                                            |  |  |
|         |         |             | 0b11 Full system.                                                                                                                                                                                                                                                                                                                               |  |  |
|         |         |             | Note                                                                                                                                                                                                                                                                                                                                            |  |  |
|         |         |             | • The MMU-401 supports this bit only in ACE-Lite configurations.                                                                                                                                                                                                                                                                                |  |  |
|         |         |             | • This field only applies to barriers that are received by the MMU-401.                                                                                                                                                                                                                                                                         |  |  |

| Bits | Name    | Reset value | Description                                                                                                                                                                                                                                                                                                   |  |  |
|------|---------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [13] | FB      | -           | The force broadcast of the TLB Branch Predictor Invalidate All (BPIALL) and Instruction Cache Invalidate All to POU (ICIALLU) maintenance operations.                                                                                                                                                         |  |  |
|      |         |             | If the bit is set to 0b0, the affected operations are modified to the equivalent broadcast variant in the inner shareable domain. The possible values of this bit are:                                                                                                                                        |  |  |
|      |         |             | 0b0 Process affected operations that are presented with the transaction.                                                                                                                                                                                                                                      |  |  |
|      |         |             | Øb1         Upgrade affected operations to broadcast within the inner shareable domain.                                                                                                                                                                                                                       |  |  |
|      |         |             | Note                                                                                                                                                                                                                                                                                                          |  |  |
|      |         |             | This field applies to the processing of transactions that bypass the MMU-401 stream mapping process. For Non-secure transactions, this bypass condition can occur if:                                                                                                                                         |  |  |
|      |         |             | • The SMMU_CR0.CLIENTPD bit is set to 0b1.                                                                                                                                                                                                                                                                    |  |  |
|      |         |             | • The transaction does not have a match in the stream mapping table and the SMMU_CR0.USFCFG bit is set to 0b1.                                                                                                                                                                                                |  |  |
|      |         |             | A similar set of conditions exist for the Secure transaction bypass.                                                                                                                                                                                                                                          |  |  |
| [12] | PTM     | 0b0         | Private TLB maintenance. The possible values of this bit are:                                                                                                                                                                                                                                                 |  |  |
|      |         |             | 0b0 The functionality is specified by the SMMU_IDR0.BTM bit. If it is supported in the implementation, then the MMU-401 must participate in the broadcast TLB maintenance with the wider system.                                                                                                              |  |  |
|      |         |             | Øb1The MMU-401 TLBs are managed privately from the wider system, and i<br>is not necessary to respond to the broadcast TLB maintenance operations                                                                                                                                                             |  |  |
|      |         |             | This bit is a hint. A broadcast TLB invalidate operation can affect cached translation in the MMU-401, and can apply to all unlocked entries.                                                                                                                                                                 |  |  |
| [11] | VMIDPNE | -           | VMID private namespace enable. The possible values of this bit are:                                                                                                                                                                                                                                           |  |  |
|      |         |             | 0b0 The MMU-401 VMID values are coordinated with the wider system.                                                                                                                                                                                                                                            |  |  |
|      |         |             | Ob1         The MMU-401 VMID values are in a private namespace that is not coordinated with the wider system.                                                                                                                                                                                                 |  |  |
|      |         |             | This field is a hint. If this bit is set to 0b1, the broadcast TLB invalidate operations that specify a VMID value are not required to apply to cached translations in the MMU-401. A broadcast TLB Invalidate operation can affect cached translation in the MMU-401, and can apply to all unlocked entries. |  |  |
| [10] | USFCFG  | 0b0         | Unidentified stream fault configuration. The possible values of this bit are:                                                                                                                                                                                                                                 |  |  |
|      |         |             | 0b0Permit transactions that do not match any entries in the stream mapping<br>table to pass through.                                                                                                                                                                                                          |  |  |
|      |         |             | Øb1Raise an unidentified stream fault on transactions that do not match any<br>entries in the stream mapping table.                                                                                                                                                                                           |  |  |
| [9]  | GSE     | 0b0         | Global stall enable. The possible values of this bit are:                                                                                                                                                                                                                                                     |  |  |
|      |         |             | 0b0 Do not enforce global stalling across contexts.                                                                                                                                                                                                                                                           |  |  |
|      |         |             | Øb1         Enforce global stalling across contexts.                                                                                                                                                                                                                                                          |  |  |
|      |         |             | This bit is RAZ/WI.                                                                                                                                                                                                                                                                                           |  |  |
| [8]  | STALLD  | 0b1         | Stall disable. The possible values of this bit are:                                                                                                                                                                                                                                                           |  |  |
|      |         |             | Øb0Enable per-context stalling on context faults.                                                                                                                                                                                                                                                             |  |  |
|      |         |             | Øb1Disable per-context stalling on context faults.                                                                                                                                                                                                                                                            |  |  |
|      |         |             | This bit is RAO/WI.                                                                                                                                                                                                                                                                                           |  |  |
|      |         |             | In implementations that support security extensions, this bit must apply to a Non-secure translation context bank. The bit can optionally apply to a Secure translation context bank and can affect the value of the SMMU_SCR0.GSE bit.                                                                       |  |  |

| Bits  | Name     | Reset value | Description                                                                                             |
|-------|----------|-------------|---------------------------------------------------------------------------------------------------------|
| [7:6] | Reserved | -           | Reserved.                                                                                               |
| [5]   | GCFGFIE  | 0b0         | Global configuration fault interrupt enable. The possible values of this bit are:                       |
|       |          |             | 0b0 Do not raise an interrupt on a global configuration fault.                                          |
|       |          |             | Øb1Raise an interrupt on a global configuration fault.                                                  |
| [4]   | GCFGFRE  | 0b0         | Global configuration fault report enable. The possible values of this bit are:                          |
|       |          |             | 0b0 Do not return an abort on a global configuration fault.                                             |
|       |          |             | Øb1Return an abort on a global configuration fault.                                                     |
| [3]   | Reserved | -           | Reserved.                                                                                               |
| [2]   | GFIE     | 0b0         | Global fault interrupt enable. The possible values of this bit are:                                     |
|       |          |             | 0b0 Do not raise an interrupt on global fault.                                                          |
|       |          |             | Øb1Raise an interrupt on a global fault.                                                                |
| [1]   | GFRE     | 0b0         | Global fault report enable. The possible values of this bit are:                                        |
|       |          |             | 0b0 Do not return an abort on a global fault.                                                           |
|       |          |             | Øb1Return an abort on a global fault.                                                                   |
| [0]   | CLIENTPD | 0b1         | Client port disable. The possible values of this bit are:                                               |
|       |          |             | 0b0The MMU-401 client accesses are subject to translation, access control,<br>and attribute generation. |
|       |          |             | Øb1         The MMU-401 client accesses bypass translation, access control, and attribute generation.   |

# 3.4.2 Auxiliary Configuration registers

The Auxiliary Configuration registers, SMMU\_ACR and SMMU\_sACR, characteristics are:

| Purpose           | For the MMU-401, the SMMU_ACR and SMMU_sACR are defined as Table 3-9 on page 3-17 shows.           |
|-------------------|----------------------------------------------------------------------------------------------------|
| Configuration     | Available in all configurations of the MMU-401.                                                    |
| Usage constraints | The WC2EN, WC1EN, and PREFETCHEN bits are Non-secure only.<br>Other bits are banked with security. |
| Attributes        | See Global address space 0 registers summary on page 3-5.                                          |

Figure 3-3 on page 3-17 shows the bit assignments.



## Figure 3-3 Auxiliary Configuration registers bit assignments

—— Note ———— Bits[0:2] are valid only for the ACR, Bits[8:10] are valid for both ACR and *s*ACR, and Bit[11] is valid only for *s*ACR.

Table 3-9 shows the bit assignments.

## Table 3-9 Auxiliary Configuration registers bit assignments

| Bits    | Name        | Description                                                                                                                                                                                                                                                            |
|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:12] | Reserved    | Reserved.                                                                                                                                                                                                                                                              |
| [11]    | NORMALIZE   | Enables normalization of memory attributes for the ARMv8 system.                                                                                                                                                                                                       |
|         |             | The SMMU_sACR.NORMALIZE bit can have one of the following values:                                                                                                                                                                                                      |
|         |             | 0b0 Disables normalization.                                                                                                                                                                                                                                            |
|         |             | Øb1 Enables normalization. When the SMMU_sACR.NORMALIZATION bit is set,<br>any incoming attribute that is not set as Inner WriteBack Outer WriteBack norma<br>memory is turned into Inner Non-Cacheable Outer Non-Cacheable system share<br>before sending downstream. |
|         |             | Note                                                                                                                                                                                                                                                                   |
|         |             | You must modify this bit only during the MMU-401 initialization. Otherwise, you must perform the following steps before reprogramming this bit:                                                                                                                        |
|         |             | 1. Apply the TLB invalidation followed by the synchronize TLB invalidate operation.                                                                                                                                                                                    |
|         |             | 2. Wait for the TLB maintenance operation to complete.                                                                                                                                                                                                                 |
|         |             | When reset is asserted, the input <b>cfg_normalize</b> signal value indicates the reset value of the SACR.NORMALIZE bit as follows:                                                                                                                                    |
|         |             | 0 The reset value is 0b0.                                                                                                                                                                                                                                              |
|         |             | 1 The reset value is 0b1.                                                                                                                                                                                                                                              |
| [10]    | S2CRB_TLBEN | Stream to context register bypass TLB enabled. The possible values of this bit are:                                                                                                                                                                                    |
|         |             | 0b0 Do not update TLB with SMMU_S2CR <i>n</i> bypassed transaction information.                                                                                                                                                                                        |
|         |             | Øb1Update TLB with SMMU_S2CRn bypassed transaction information.                                                                                                                                                                                                        |

| Table 3-9 Auxiliary Co | onfiguration registers | bit assignments | (continued) |
|------------------------|------------------------|-----------------|-------------|
|------------------------|------------------------|-----------------|-------------|

| Bits  | Name          | Description                                                                                                                                                                                     |                                                                                                                                                                                                               |  |  |
|-------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [9]   | MMUDISB_TLBEN | The MMU                                                                                                                                                                                         | bled bypass TLB enable.<br>-401 caches in the TLB the attribute information for transactions that have been<br>context, but the MMU CBn SCTLR.M bit of the context is set to 0.                               |  |  |
|       |               | This caching                                                                                                                                                                                    | ng saves a minimum of six clock cycles for handling such transactions, but could save<br>e depending on how busy the MMU-401 is.                                                                              |  |  |
|       |               |                                                                                                                                                                                                 | hable or disable this behavior by using SMMU_ACR.MMUDISB_TLBEN bit. The alues of this bit are:                                                                                                                |  |  |
|       |               | 0b0                                                                                                                                                                                             | Do not update the TLB with the MMU-401 disabled transaction information.                                                                                                                                      |  |  |
|       |               | 0b1                                                                                                                                                                                             | Update the TLB with the MMU-401 disabled transaction information.                                                                                                                                             |  |  |
| [8]   | SMTNMB_TLBEN  | Stream ma                                                                                                                                                                                       | tch table no match TLB enabled. The possible values of this bit are:                                                                                                                                          |  |  |
|       |               | 0b0                                                                                                                                                                                             | Do not update the TLB with the stream match table no match bypassed transaction information.                                                                                                                  |  |  |
|       |               | 0b1                                                                                                                                                                                             | Update the TLB with the stream match table no match bypassed transaction information.                                                                                                                         |  |  |
| [7:3] | Reserved      | Reserved.                                                                                                                                                                                       |                                                                                                                                                                                                               |  |  |
| [2]   | WC2EN         | can enable                                                                                                                                                                                      | Walk cache 2 enable. The MMU-401 caches the level 2 page table walk in the walk cache 2. You can enable or disable this behavior by using the SMMU_ACR.WC2EN bit. The possible values of this bit are:        |  |  |
|       |               | 0b0                                                                                                                                                                                             | Disable the walk cache 2 functionality.                                                                                                                                                                       |  |  |
|       |               | 0b1                                                                                                                                                                                             | Enable the walk cache 2 functionality.                                                                                                                                                                        |  |  |
| [1]   | WC1EN         | Walk cache 1 enable. The MMU-401 caches the level 1 page table walk in the walk cache 1. can enable or disable this behavior by using the SMMU_ACR.WC1EN bit. The possible val of this bit are: |                                                                                                                                                                                                               |  |  |
|       |               | 0b0                                                                                                                                                                                             | Disable the walk cache 1 functionality.                                                                                                                                                                       |  |  |
|       |               | 0b1                                                                                                                                                                                             | Enable the walk cache 1 functionality.                                                                                                                                                                        |  |  |
| [0]   | PREFETCHEN    | level 3 pag                                                                                                                                                                                     | uffer enable. The MMU-401 prefetches the next page table entry while performing a ge table walk. You can enable or disable this behavior by using the CR.PREFETCHEN bit. The possible values of this bit are: |  |  |
|       |               | 0b0                                                                                                                                                                                             | Disable the prefetch buffer.                                                                                                                                                                                  |  |  |
|       |               | 0b1                                                                                                                                                                                             | Enable the prefetch buffer.                                                                                                                                                                                   |  |  |
|       |               | N                                                                                                                                                                                               | ote                                                                                                                                                                                                           |  |  |
|       |               |                                                                                                                                                                                                 | ccess is not enabled when the SMMU CBn TTBCR.TG0 bit is set.                                                                                                                                                  |  |  |
|       |               |                                                                                                                                                                                                 |                                                                                                                                                                                                               |  |  |

# 3.4.3 Identification registers

The Identification registers, SMMU\_IDRn and SMMU\_sIDRn, characteristics are:

| Purpose | Provide information on the capability of the MMU-401. This section describes the following identification registers: |
|---------|----------------------------------------------------------------------------------------------------------------------|
|         | • <i>Identification Register 0</i> on page 3-19.                                                                     |
|         | • <i>Identification Register 1</i> on page 3-21.                                                                     |
|         | • <i>Identification Register 2</i> on page 3-23.                                                                     |
|         | • <i>Identification Register 7</i> on page 3-24.                                                                     |

The MMU-401 allows the Secure software to reserve certain MMU-401 resources for its own use. See *Identification Register 0* on page 3-19.

The Non-secure versions of the SMMU\_IDR*n* registers report the number of resources excluding the number reserved by the Secure software, that is, a number potentially lower than the number of physically-implemented resources.

| Configuration     | Available in all configurations of the MMU-401.       |
|-------------------|-------------------------------------------------------|
| Usage constraints | There are no usage constraints.                       |
| Attributes        | Global address space 0 registers summary on page 3-5. |

—— Note ——

The MMU-401 does not support stage 1 followed by stage 2 translations.

## **Identification Register 0**

Figure 3-4 shows the bit assignments.



#### Figure 3-4 Identification Register 0 bit assignments

Table 3-10 shows the bit assignments.

## Table 3-10 Identification Register 0 bit assignments

| Bits | Name | Reset value | Description                                                       |
|------|------|-------------|-------------------------------------------------------------------|
| [31] | SES  | 0b1         | Security extension support.                                       |
| [30] | S1TS | 0b0         | Not supported in the MMU-401.                                     |
| [29] | S2TS | 0b1         | Stage 2 translation support. The possible values of this bit are: |
|      |      |             | 0b0Stage 2 translations are not supported.                        |
|      |      |             | Øb1Stage 2 translations are supported.                            |
|      |      |             | This field only applies to Non-secure client transactions.        |

| Bits    | Name     | Reset value | Description                                                                                                                                                             |  |  |  |
|---------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| [28]    | NTS      | 0b0         | Stage 1 followed by stage 2 translation support. The possible values of this bit are:                                                                                   |  |  |  |
|         |          |             | Øb0Stage 1 followed by stage 2<br>translations are not supported. This<br>value is always enabled for the<br>MMU-401.                                                   |  |  |  |
|         |          |             | Øb1Stage 1 followed by stage translations<br>are supported.                                                                                                             |  |  |  |
|         |          |             | This field only applies to Non-secure client transactions.                                                                                                              |  |  |  |
| [27]    | SMS      | 0b1         | Stream Match Support. The possible values of this bit are:                                                                                                              |  |  |  |
|         |          |             | Øb0Stream match register functionality is<br>not present.                                                                                                               |  |  |  |
|         |          |             | Øb1Stream match register functionality is<br>present.                                                                                                                   |  |  |  |
| [26]    | Reserved | -           | Reserved.                                                                                                                                                               |  |  |  |
| [25:24] | PTFS     | 0b01        | Page table format support. The possible values of this bit field are:                                                                                                   |  |  |  |
|         |          |             | 0b00The ARMv7 VMSA Long Descriptor<br>Translation Table Format (V7L) and<br>the ARMv7 VMSA Short Descriptor<br>Translation Table Format (V7S)<br>formats are supported. |  |  |  |
|         |          |             | 0b01 V7L format are supported.                                                                                                                                          |  |  |  |
|         |          |             | Øb10The ARMv8 VMSA Long DescriptorTranslation Table Format (V8L), V7Land V7S formats are supported.                                                                     |  |  |  |
|         |          |             | Øb11V8L and V7L formats are supported.                                                                                                                                  |  |  |  |
| [23:16] | NUMIRPT  | 0b1         | Number of implemented context interrupts. This bit field indicates the number of context fault interrupts that the MMU-401 supports (one).                              |  |  |  |
|         |          |             | Note                                                                                                                                                                    |  |  |  |
|         |          |             | A value 0b0 indicates implementations that do not provide context banks.                                                                                                |  |  |  |
|         |          |             | Interaction with security extensions                                                                                                                                    |  |  |  |
|         |          |             | In implementations that support security extensions,<br>this bit field indicates the value configured in the<br>SMMU_SCR1.NSNUMIRPTO bit.                               |  |  |  |
|         |          |             | Note                                                                                                                                                                    |  |  |  |
|         |          |             | When the Secure software provides one or more<br>context banks to the Non-secure software, the software<br>must also specify at least one use of context interrupt      |  |  |  |
| [15]    | Reserved | -           | Reserved.                                                                                                                                                               |  |  |  |

| Bits   | Name     | Reset value                                              | Descripti                                                          | on                                                                                                                                                                                 |  |
|--------|----------|----------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [14]   | CTTW     | Tied-off to the <b>cfg_cttw</b> signal.                  | Coherent translation table walk. The possible values this bit are: |                                                                                                                                                                                    |  |
|        |          |                                                          | 0b0                                                                | Coherent translation table walk is not supported.                                                                                                                                  |  |
|        |          |                                                          | 0b1                                                                | Coherent translation table walk is supported.                                                                                                                                      |  |
| [13]   | BTM      | When you select:<br>AXI3 or AXI4 The reset value is 0b0. | Broadcast this bit are:                                            | TLB maintenance. The possible values of                                                                                                                                            |  |
|        |          | ACE-Lite The the reset value is 0b1.                     | 0b0                                                                | Broadcast TLB maintenance is not supported.                                                                                                                                        |  |
|        |          |                                                          | 0b1                                                                | Broadcast TLB maintenance is supported.                                                                                                                                            |  |
| [12:9] | NUMSIDB  | Configured StreamID width                                |                                                                    | StreamID bits. This bit field indicates the StreamID bits that are implemented. The is 0-15.                                                                                       |  |
|        |          |                                                          | N                                                                  | ote                                                                                                                                                                                |  |
|        |          |                                                          |                                                                    | ticipate a 0 bit StreamID, where the sources<br>StreamID is the MMU-401.                                                                                                           |  |
| [8]    | Reserved | -                                                        | Reserved.                                                          |                                                                                                                                                                                    |  |
| [7:0]  | NUMSMRG  | Configured number of stream mapping registers            |                                                                    | Stream mapping register groups. This bit ates the number of entries in the stream e.                                                                                               |  |
|        |          |                                                          | Manageme<br>Guide Supp                                             | M <sup>®</sup> CoreLink <sup>™</sup> MMU-401 System Memory<br>ent Unit AMBA <sup>®</sup> Designer (ADR-400) User<br>plement for valid values for the number of<br>oping registers. |  |
|        |          |                                                          | In impleme                                                         | entations that support the stream match<br>bit field has a value of greater than or equal                                                                                          |  |
|        |          |                                                          | Interaction                                                        | n with security extensions                                                                                                                                                         |  |
|        |          |                                                          | In impleme<br>this bit fiel                                        | entations that support security extensions,<br>d reflects the configured value in<br>CR1.NSNUMSMRGO.                                                                               |  |
|        |          |                                                          | N                                                                  | ote                                                                                                                                                                                |  |
|        |          |                                                          | table, the S                                                       | entations that support the stream match<br>ecure software must provide the Non-secure<br>ith the use of at least one stream match<br>pup.                                          |  |

# Table 3-10 Identification Register 0 bit assignments (continued)

# **Identification Register 1**

Figure 3-5 on page 3-22 shows the bit assignments.



# Figure 3-5 Identification Register 1 bit assignments

Table 3-11 shows the bit assignments.

# Table 3-11 Identification Register 1 bit assignments

| Bits    | Name        | Reset value                        | Description                                                                                                                                                                                                      |  |  |
|---------|-------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [31]    | PAGESIZE    | 0b0                                | The MMU-401 page size. This bit Indicates the size of eac<br>page in the MMU-401 register map. The possible values<br>this bit are:                                                                              |  |  |
|         |             |                                    | 0b0 4KB.                                                                                                                                                                                                         |  |  |
|         |             |                                    | 0b1 64KB.                                                                                                                                                                                                        |  |  |
| [30:28] | NUMPAGENDXB | 0b010                              | Number of page index bits. This bit indicates the number<br>PAGESIZE pages that occupy the global address space o<br>the translation context address space:<br>NUMPAGE = $2^{(NUMPAGENDXB+1)}$                   |  |  |
| [27:24] | Reserved    | -                                  | Reserved.                                                                                                                                                                                                        |  |  |
| [23:16] | NUMS2CB     | Configured number of context banks | Number of stage 2 context banks. This bit field indicates the number of context banks that support only the stage 2 translation format. The bit field is validated by using the value of the SMMU_IDR0.S2TS bit. |  |  |
|         |             |                                    | See the ARM <sup>®</sup> CoreLink <sup>™</sup> MMU-401 System Memory<br>Management Unit AMBA <sup>®</sup> Designer (ADR-400) User Guide<br>Supplement for information on the number of valid contexts            |  |  |
| [15]    | SMCD        | 0b0                                | Stream match conflict detection. The possible values of this bit are:                                                                                                                                            |  |  |
|         |             |                                    | 0b0 Not all Stream match conflicts are guaranteed to be detected.                                                                                                                                                |  |  |
|         |             |                                    | Øb1         All Stream match conflicts are guaranteed to be detected.                                                                                                                                            |  |  |
|         |             |                                    | See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification for more information.                                                                                                          |  |  |
| [14:13] | Reserved    | -                                  | Reserved.                                                                                                                                                                                                        |  |  |

| Bits   | Name       | Reset value                        | Descript             | tion                                                                                                                                                                                                                       |  |  |
|--------|------------|------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [12]   | SSDTP      | As configured                      |                      | atus determination table is present. The possible this bit are:                                                                                                                                                            |  |  |
|        |            |                                    | 0b0                  | Secure status determination address space is UNK or WI.                                                                                                                                                                    |  |  |
|        |            |                                    | 0b1                  | Secure status determination address space is populated.                                                                                                                                                                    |  |  |
|        |            |                                    | N                    | Note                                                                                                                                                                                                                       |  |  |
|        |            |                                    | This field<br>SMMU_I | is RAZ for Non-secure reads of the DR1.                                                                                                                                                                                    |  |  |
| [11:8] | NUMSSDNDXB | NDXB 4'hF                          |                      | Number of SSD index bits. This bit field Indicates the<br>number of SSD index bits used to index the SSD table. Th<br>bit field is only valid if the SMMU_IDR1.SSDTP bit is<br>high, otherwise this bit field is reserved. |  |  |
|        |            |                                    | N                    | Note                                                                                                                                                                                                                       |  |  |
|        |            |                                    | This field           | is RAZ for non-secure reads of the SMMU_IDR1.                                                                                                                                                                              |  |  |
|        |            |                                    |                      |                                                                                                                                                                                                                            |  |  |
| [7:0]  | NUMCB      | Configured number of context banks | number o             | of context banks. This bit field indicates the total f translation context banks that are implemented. <i>clation context bank registers</i> on page 3-52.                                                                 |  |  |
|        |            |                                    |                      | reported by this bit includes the translation<br>anks that only support the stage 2 format.                                                                                                                                |  |  |
|        |            |                                    | Interaction          | on with security extensions                                                                                                                                                                                                |  |  |
|        |            |                                    | Non-secu             | nentations that support security extensions, the<br>re reads of the SMMU_IDR1 reflect the value<br>d in the SMMU_SCR1.NSNUMCBO bit.                                                                                        |  |  |

## Table 3-11 Identification Register 1 bit assignments (continued)

# **Identification Register 2**

Figure 3-6 shows the bit assignments.



# Figure 3-6 Identification Register 2 bit assignments

Table 3-12 shows the bit assignments.

## Table 3-12 Identification Register 2 bit assignments

| Bits    | Name     | Reset value | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:15] | Reserved | -           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| [14]    | IIPAS    | 0b0         | Invalidation of stage 2 contexts supported. The possible values of this field are:         0b0       Not supported. The SMMU_CBn_TLBIIPAS2(L) registers are not supported         0b1       Supported. The SMMU_CBn_TLBIIPAS2(L) registers are supported.                                                                                                                                                                   |
| [13]    | XOS      | 0b0         | <ul> <li>ARMv8 execute-only pages are supported. The possible values of this field are:</li> <li>Not supported. Device accesses to pages are marked as execute only trap.</li> <li>Supported. Device accesses to execute only pages are supported if the final attributes of the accesses indicate an instruction.</li> <li>See the ARM® Architecture Reference Manual, ARMv8, for ARMv8-A architecture profile.</li> </ul> |
| [12]    | V8MAS    | 0b1         | ARMv8 memory attributes are supported. The possible values of this field are:0b0Supports only the ARMv7 device and strongly ordered memory attributes.0b1Supports the ARMv8 enhanced memory attributes.                                                                                                                                                                                                                     |
| [11:5]  | Reserved | -           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| [7:4]   | OAS      | 0b0010      | Output address size. The possible values of this field are:         0b0000       32 bits.         0b0001       36 bits.         0b0010       40 bits.         All other values are reserved.                                                                                                                                                                                                                                |
| [3:0]   | IAS      | 0b0010      | Input address size. The possible values of this field are:<br>0b0000 32 bits.<br>0b0001 36 bits.<br>0b0010 40 bits.<br>All other values are reserved.<br>                                                                                                                                                                                                                                                                   |

# **Identification Register 7**

Figure 3-7 shows the bit assignments.

| 31 |  |          |  | 8 | 7 4   | 3 0   |
|----|--|----------|--|---|-------|-------|
|    |  | Reserved |  |   | MAJOR | MINOR |

# Figure 3-7 Identification Register 7 bit assignments

Table 3-13 shows the bit assignments.

| Bits   | Name     | Reset value | Description                                          |
|--------|----------|-------------|------------------------------------------------------|
| [31:8] | Reserved | -           | Reserved.                                            |
| [7:4]  | MAJOR    | 0b0         | The major part of the implementation version number. |
| [3:0]  | MINOR    | 0b1         | The minor part of the implementation version number. |

#### Table 3-13 Identification Register 7 bit assignments

# 3.4.4 Debug registers

The Debug registers characteristics are:

| Purpose           | The MMU-401 supports TLB visibility by providing a read pointer register, and a read data register to read the values. The read pointer register is initialized at reset to zero, and increments by one word, that is, four bytes, on a read access to the TLB data register.                                                                                       |  |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                   | On a read access to the TLB data register, the TLB data present at the read pointer register is read and returned on the APB interface.                                                                                                                                                                                                                             |  |  |  |  |  |
|                   | For the read pointer register, the lower two bits are RAZ/WI. This is to<br>ensure that the address for a debug TLB fetch is always word aligned. If<br>the read pointer register is written with an address value that is out of<br>bounds for the TLB, APB accesses return an error when the corresponding<br>read access is performed on the read data register. |  |  |  |  |  |
|                   | See Global address space 0 registers summary on page 3-5.                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                   | You can program the read pointer register to read a particular entry in the TLB. When the read data register is read, the TLB entry, pointed to by the read pointer, is read back and the read pointer increments. If the read data register is read again, the next TLB entry is read.                                                                             |  |  |  |  |  |
|                   | ARM recommends that the TLB read accesses happen when there are no outstanding transactions. If the TLB reads happen when the transactions are performed, the TLB read can return data before or after the data is updated.                                                                                                                                         |  |  |  |  |  |
|                   | The MMU-401 contains the following debug registers:                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                   | • Debug Read Pointer Register.                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                   | • Debug Read Data Register on page 3-26.                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Configuration     | Available in all configurations of the MMU-401.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Usage constraints | Only Secure access is possible.                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Attributes        | Global address space 0 registers summary on page 3-5.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |

## **Debug Read Pointer Register**

For the MMU-401, the Debug Read Pointer Register, SMMU\_DBGRPTR, bits[31:16] are always 0 unless written specifically by an APB access.

Figure 3-8 on page 3-26 shows the bit assignments.

| 31 |          | 16 | 15 |             | 4 | 3 | 0 |
|----|----------|----|----|-------------|---|---|---|
|    | Reserved |    |    | TLB Pointer |   |   |   |
|    |          |    |    |             |   |   |   |

TLB Entry Pointer

## Figure 3-8 Debug Read Pointer Register bit assignments

Table 3-14 shows the bit assignments.

## Table 3-14 Debug Read Pointer Register bit assignments

| Bits    | Name              | Description                                        |
|---------|-------------------|----------------------------------------------------|
| [31:16] | Reserved          | Reserved.                                          |
| [15:4]  | TLB Pointer       | Points to the specified TLB Entry.                 |
| [3:0]   | TLB Entry Pointer | Points to the specified word within the TLB entry. |

# **Debug Read Data Register**

Table 3-15 shows the bit assignments for word 1.

## Table 3-15 Debug Read Data Register data format, word 1

| Bits   | Width | Description      |                                                                                                                   |  |  |
|--------|-------|------------------|-------------------------------------------------------------------------------------------------------------------|--|--|
| [31:4] | 28    | Virtual addres   | Virtual address that is used for address lookup.                                                                  |  |  |
| [3:2]  | 2     |                  | TLB_WORD_INFO. This bit specifies whether the TLB word information is valid. The possible values of this bit are: |  |  |
|        |       | 0b0              | Valid.                                                                                                            |  |  |
|        |       | 0b1              | Invalid.                                                                                                          |  |  |
| [1]    | 1     | _                | TLB_POINTER_VALID. This bit specifies whether the TLB pointer is valid. The possible values of this bit are:      |  |  |
|        |       | 0b0 Valid.       |                                                                                                                   |  |  |
|        |       | 0b1              | Invalid.                                                                                                          |  |  |
| [0]    | 1     | TLB ENTRY        | VALID. This bit specifies whether the TLB entry is valid. The possible values of                                  |  |  |
|        |       | this bit field a | re:                                                                                                               |  |  |
|        |       | 0b00             | A word that is not the first or the last word of the TLB entry.                                                   |  |  |
|        |       | 0b01             | First word of the TLB entry.                                                                                      |  |  |
|        |       | 0b10             | Last word of the TLB entry.                                                                                       |  |  |
|        |       | 0b11             | First word of the TLB.                                                                                            |  |  |

Table 3-16 shows the bit assignments for word 2.

## Table 3-16 Debug Read Data Register data format, word 2

| Bits    | Width | Description                                                                                                                                                                                                                                                                   |  |  |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [31:30] | 2     | Reserved.                                                                                                                                                                                                                                                                     |  |  |
| [29:28] | 2     | PRIVCFG, privilege configuration. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification.                                                                                                                                                          |  |  |
| [27:26] | 2     | INSTCFG, instruction configuration. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification.                                                                                                                                                        |  |  |
| [25:24] | 2     | NSCFG, Non-secure configuration. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification.                                                                                                                                                           |  |  |
| [23:17] | 7     | Memory attributes.                                                                                                                                                                                                                                                            |  |  |
| [16:14] | 3     | SHCFG, shareability configuration. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification.                                                                                                                                                         |  |  |
| [13:12] | 2     | RACFG, read allocate configuration. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification.                                                                                                                                                        |  |  |
| [11:10] | 2     | WACFG, write allocate configuration. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification.                                                                                                                                                       |  |  |
| [9:8]   | 2     | BSU, barrier shareability attributes. See the ARM® System Memory Management Unit Architecture Specification.                                                                                                                                                                  |  |  |
| [7]     | 1     | Reserved.                                                                                                                                                                                                                                                                     |  |  |
| [6:4]   | 3     | Page size. The possible values of this field are:0b0004KB.0b00164KB.0b010Reserved.0b0112MB.0b100Reserved.0b101512MB.0b1101GB.0b111Reserved.                                                                                                                                   |  |  |
| [3:2]   | 2     | TLB_WORD_INFO. This bit specifies whether the TLB word information is valid. The possible values of this bit are:         0b0       Valid.         0b1       Invalid.                                                                                                         |  |  |
| [1]     | 1     | TLB_POINTER_VALID. This bit specifies whether the TLB pointer is valid. The possible values of this bit are:         0b0       Valid.         0b1       Invalid.                                                                                                              |  |  |
| [0]     | 1     | TLB_ENTRY_VALID. This bit specifies whether the TLB entry is valid. The possible values of<br>this bit field are:0b00A word that is not the first or the last word of the TLB entry.0b01First word of the TLB entry.0b10Last word of the TLB entry.0b11First word of the TLB. |  |  |

Table 3-17 shows the bit assignments for word 3.

| Bits    | Width | Description                                                                                                    |                                                                                                                   |  |  |
|---------|-------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|
| [31:17] | 15    | Stream ID.                                                                                                     | Stream ID.                                                                                                        |  |  |
| [16]    | 1     | Reserved.                                                                                                      |                                                                                                                   |  |  |
| [15:8]  | 8     | Translation co                                                                                                 | ntext index.                                                                                                      |  |  |
| [7:5]   | 3     | Reserved.                                                                                                      |                                                                                                                   |  |  |
| [4]     | 1     | Non-secure sta                                                                                                 | te, security status of the master that initiates the transaction.                                                 |  |  |
| [3:2]   | 2     |                                                                                                                | TLB_WORD_INFO. This bit specifies whether the TLB word information is valid. The possible values of this bit are: |  |  |
|         |       | 0b0                                                                                                            | Valid.                                                                                                            |  |  |
|         |       | 0b1                                                                                                            | Invalid.                                                                                                          |  |  |
| [1]     | 1     | TLB_POINTE of this bit are:                                                                                    | R_VALID. This bit specifies whether the TLB pointer is valid. The possible values                                 |  |  |
|         |       | 0b0                                                                                                            | Valid.                                                                                                            |  |  |
|         |       | 0b1                                                                                                            | Invalid.                                                                                                          |  |  |
| [0]     | 1     | TLB_ENTRY_VALID. This bit specifies whether the TLB entry is valid. The possible values of this bit field are: |                                                                                                                   |  |  |
|         |       | 0b00                                                                                                           | A word that is not the first or the last word of the TLB entry.                                                   |  |  |
|         |       | 0b01                                                                                                           | First word of the TLB entry.                                                                                      |  |  |
|         |       | 0b10                                                                                                           | Last word of the TLB entry.                                                                                       |  |  |
|         |       | 0b11                                                                                                           | First word of the TLB.                                                                                            |  |  |

## Table 3-17 Debug Read Data Register data format, word 3

Table 3-18 shows the bit assignments for word 4.

# Table 3-18 Debug Read Data Register data format, word 4

| Bits    | Width | Description                                                                                                      |  |  |
|---------|-------|------------------------------------------------------------------------------------------------------------------|--|--|
| [31:17] | 15    | Stream ID mask.                                                                                                  |  |  |
| [16:13] | 4     | Reserved.                                                                                                        |  |  |
| [12:11] | 2     | Entry type. The possible values of this field are:                                                               |  |  |
|         |       | 0b00 Translation is enabled.                                                                                     |  |  |
|         |       | 0b01 Translation is disabled.                                                                                    |  |  |
|         |       | Øb10         Stage 2 context register bypass information is programmed in the SMMU_S2CRn                         |  |  |
|         |       | registers.                                                                                                       |  |  |
|         |       | 0b11         USFCFG bypass. This value indicates that the SMMU_CR0.USFCFG bit is set to<br>0b1.                  |  |  |
| [10]    | 1     | Contiguous. The possible values of this field are:                                                               |  |  |
|         |       | Øb0   The entries are not contiguous.                                                                            |  |  |
|         |       | 0b132 contiguous entry hint for 64KB and 512MB page sizes, and 16 contiguous<br>entry hint for other page sizes. |  |  |
| [9]     | 1     | PXN, privilege execute never. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification. |  |  |
| [8]     | 1     | XN, execute never. See the ARM® System Memory Management Unit Architecture Specification.                        |  |  |

| Bits  | Width | Description                                                                                                                                                                                                                                                                   |  |  |
|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [7:5] | 3     | HAP. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification.                                                                                                                                                                                       |  |  |
| [4]   | 1     | AFE. See the ARM <sup>®</sup> System Memory Management Unit Architecture Specification.                                                                                                                                                                                       |  |  |
| [3:2] | 2     | TLB_WORD_INFO. This bit specifies whether the TLB word information is valid. The possible values of this bit are:         0b0       Valid.         0b1       Invalid.                                                                                                         |  |  |
| [1]   | 1     | TLB_POINTER_VALID. This bit specifies whether the TLB pointer is valid. The possible values of this bit are:<br>0b0 Valid.                                                                                                                                                    |  |  |
|       |       | 0b1 Invalid.                                                                                                                                                                                                                                                                  |  |  |
| [0]   | 1     | TLB_ENTRY_VALID. This bit specifies whether the TLB entry is valid. The possible values of<br>this bit field are:0b00A word that is not the first or the last word of the TLB entry.0b01First word of the TLB entry.0b10Last word of the TLB entry.0b11First word of the TLB. |  |  |

## Table 3-18 Debug Read Data Register data format, word 4 (continued)

Table 3-19 shows the bit assignments for word 5.

## Table 3-19 Debug Read Data Register data format, word 5

| Bits   | Width | Description                                                          |                                                                                                                   |  |  |
|--------|-------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|
| [31:4] | 28    | PA.                                                                  |                                                                                                                   |  |  |
| [3:2]  | 2     | _                                                                    | TLB_WORD_INFO. This bit specifies whether the TLB word information is valid. The possible values of this bit are: |  |  |
|        |       | 0b0                                                                  | Valid.                                                                                                            |  |  |
|        |       | 0b1                                                                  | Invalid.                                                                                                          |  |  |
| [1]    | 1     | Reserved.                                                            |                                                                                                                   |  |  |
| [0]    | 1     | _                                                                    | TLB_ENTRY_VALID. This bit specifies whether the TLB entry is valid. The possible values of this bit field are:    |  |  |
|        |       | 0b00 A word that is not the first or the last word of the TLB entry. |                                                                                                                   |  |  |
|        |       | 0b01                                                                 | First word of the TLB entry.                                                                                      |  |  |
|        |       | 0b10                                                                 | Last word of the TLB entry.                                                                                       |  |  |
|        |       | 0b11                                                                 | First word of the TLB.                                                                                            |  |  |

# 3.4.5 Secure alias to Non-secure Configuration Register 0

The Secure alias to Non-secure Configuration Register 0, SMMU\_CR0, characteristics are:

| Purpose                                                              | The Secure alias to Non-secure Configuration Register 0 is accessed by Secure transactions. See <i>Secure Configuration Register 0</i> on page 3-11. |  |  |
|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <b>Configuration</b> Available in all configurations of the MMU-401. |                                                                                                                                                      |  |  |
| Usage constraints                                                    | GSE is RAZ/WI. The STALLD and SMCFCFG bits are RAO/WI.                                                                                               |  |  |
| Attributes                                                           | Global address space 0 registers summary on page 3-5.                                                                                                |  |  |

# 3.4.6 Secure Alias to Non-secure Auxiliary Configuration Register

| Purpose                                           | The Secure alias to Non-secure Auxiliary Configuration Register,<br>SMMU_ACR is accessed by Secure transactions. See <i>Auxiliary</i><br><i>Configuration registers</i> on page 3-16. |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configuration                                     | Available in all configurations of the MMU-401.                                                                                                                                       |
| Usage constraints There are no usage constraints. |                                                                                                                                                                                       |
| Attributes                                        | Global address space 0 registers summary on page 3-5.                                                                                                                                 |

# 3.4.7 Stream Match registers

The Stream Match registers, SMMU\_SMRn, characteristics are:

| Purpose | The SMMU_SMR <i>n</i> match a transaction with a particular context-mapping register group.                                                                                                                                                                                                                                                         |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | The MMU-401 supports StreamID matching, and treats these registers as R/W.                                                                                                                                                                                                                                                                          |
|         | The Stream Match registers form a table that is searched to find a match<br>for a transaction StreamID. The StreamID uniquely identifies the<br>originator of a transaction.                                                                                                                                                                        |
|         | You can identify a number of StreamID values for the same context. This<br>permits the sharing of the state that describes the context. Mapping of<br>multiple StreamID values to the same context is achieved by using<br>multiple stream match register entries or by using the mask facilities<br>available in the stream match register values. |
|         | An active StreamID, that is, a stream that has transactions in progress or<br>that has created transactions, can match at most one entry in the stream<br>match register table. If the StreamID of a transaction matches multiple<br>stream mapping table entries, the following action is taken:                                                   |
|         | 1. The multiple match condition is trapped by the MMU-401.                                                                                                                                                                                                                                                                                          |
|         | <ol> <li>The transaction is terminated at the MMU-401.</li> <li>A stream match register multiple match fault is recorded in<br/>SMMU_GFSR.</li> </ol>                                                                                                                                                                                               |
|         | The memory or the MMU-401 state that is not accessible through the selected matching stream mapping table entry must remain unaffected.                                                                                                                                                                                                             |
|         | The stream match register table can have multiple entries that match the same StreamID value during configuration, provided that the software has taken the necessary precautions before the configuration. For example:                                                                                                                            |
|         | • Disable the stream source and ensure that there are no outstanding transactions from the source are in progress.                                                                                                                                                                                                                                  |
|         | • Disable one or more of SMMU_SMR <i>n</i> table entries that use the corresponding SMMU_SMR <i>n</i> .VALID bit.                                                                                                                                                                                                                                   |
|         | • Disable the MMU-401 completely with the global MMU-401 enable.                                                                                                                                                                                                                                                                                    |
|         | The number of ID and MASK bits is configured as described in <i>Configuration options</i> on page 1-5. Unimplemented bits are RAZ/WI. The implementation must provide the same number of ID and MASK bits for every implemented stream match register.                                                                                              |
|         | <b>J 1 1 1 1 1 1 1 1 1 1</b>                                                                                                                                                                                                                                                                                                                        |

The number of SMMU\_SMR*n* registers actually present is configured as described in *Configuration options* on page 1-5. The unimplemented registers or those reserved by the Secure software, and so not visible to Non-secure access, are RAZ/WI.

**Configuration** The width of MASK and ID fields is equal to the configured StreamID width.

Usage constraints There are no usage constraints.

Attributes See *Global address space 0 registers summary* on page 3-5.

Figure 3-9 shows the bit assignments.



#### Figure 3-9 Stream Match registers bit assignments

Table 3-20 shows the bit assignments.

#### Table 3-20 Stream Match registers bit assignments

| Bits    | Name     | Description                                                                                                      |                                 |  |
|---------|----------|------------------------------------------------------------------------------------------------------------------|---------------------------------|--|
| [31]    | VALID    | Specifies whether the entry is included in the stream mapping table search. The possible values of this bit are: |                                 |  |
|         |          | 0b1 Includ                                                                                                       | led.                            |  |
|         |          | 0b0 Not in                                                                                                       | cluded.                         |  |
| [30:16] | MASK     | Mask. This bit field specifies whether the StreamID is ignored. The possible values of this bit field are:       |                                 |  |
|         |          | MASK[i]==0b1                                                                                                     | ID[i] is ignored.               |  |
|         |          | MASK[i]==0b0                                                                                                     | ID[i] is relevant to the match. |  |
| [15]    | Reserved | Reserved.                                                                                                        |                                 |  |
| [14:0]  | ID       | StreamID to match.                                                                                               |                                 |  |

## 3.4.8 Stream to Context registers

The Stream to Context registers, SMMU\_S2CRn, characteristics are:

PurposeSpecifies an initial context for processing a transaction, where the<br/>transaction matches the stream mapping group to which the register<br/>belongs.<br/>The number of SMMU\_S2CRn is configured as described in<br/>*Configuration options* on page 1-5. The unimplemented registers are<br/>RAZ/WI.<br/>The format of SMMU\_S2CRn depends on the state of its TYPE field. For<br/>more information, see the ARM® System Memory Management Unit<br/>Architecture Specification.

| Configuration     | The width of CBNDX field depends on the least integer greater than or equal to log2(number_of_contexts). |  |
|-------------------|----------------------------------------------------------------------------------------------------------|--|
| Usage constraints | The VMID field in bypass mode is RAZ/WI.                                                                 |  |
| Attributes        | See Global address space 0 registers summary on page 3-5.                                                |  |

# 3.5 Global address space 1

The MMU-401 global register space 1 provides a high-level control of the MMU-401 resources and maps device transactions to the translation context banks, as the following sections describe:

- Context Bank Attribute registers.
- Context Bank Fault Restricted Syndrome registers A on page 3-34.

# 3.5.1 Context Bank Attribute registers

The Context Bank Attribute registers, SMMU\_CBARn, characteristics are:

PurposeSpecify additional configuration attributes for a translation context bank.The number of registers implemented is specified by the

SMMU\_IDR.NUMCB bit field.

A context bank of index n is associated with a context bank attribute register of index n.

There are a number of SMMU\_CBAR*n* value formats that are dependent on how the TYPE field is configured as Table 3-21 shows.

#### Table 3-21 Context-Bank attribute register

| SMMU_CBARn[TYPE] | SMMU_CBARn format | Description               |
|------------------|-------------------|---------------------------|
| 0b00             | Stage 2 context   | Stage 2 context, TYPE==00 |
| 0b01             | Reserved          | Reserved                  |
| 0b10             | Reserved          | Reserved                  |
| 0b11             | Reserved          | Reserved                  |

#### — Note — —

The SMMU\_CBAR*n* associated with a translation context bank that only supports stage 2 translation have their TYPE field fixed at 0b00, and the corresponding format selected.

|                   | For the MMU-401, the IRPTNDX bit is RO.               |
|-------------------|-------------------------------------------------------|
| Configuration     | Available in all configurations of the MMU-401.       |
| Usage constraints | There are no usage constraints.                       |
| Attributes        | Global address space 1 registers summary on page 3-7. |

## Stage 2 context, TYPE==00

Figure 3-10 on page 3-34 shows the stage 2 context, TYPE==00 format that configures the associated translation context bank to provide stage 2 translations.

| 31 | 24      | 23 20    | 19 18 | 17 16 | 15       | 8 | 7  | 0   |
|----|---------|----------|-------|-------|----------|---|----|-----|
|    | IRPTNDX | Reserved | SBZ   |       | Reserved |   | VM | 1ID |
|    |         | TY       | PE    |       |          |   |    |     |

## Figure 3-10 Stage 2 context, TYPE==00 bit assignments

Table 3-22 shows the stage 2 context, TYPE==00 format that configures the associated translation context bank to provide stage 2 translations.

## Table 3-22 Stage 2 context, TYPE==00 bit assignments

| Bits    | Name     | Description                                                                                                                                                                                |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | IRPTNDX  | Interrupt index. This bit field specifies the context interrupt number to assert when an interrupt raises a fault in the associated translation context bank. The bit field is RO.         |
| [23:20] | Reserved | Reserved.                                                                                                                                                                                  |
| [19:18] | SBZ      | -                                                                                                                                                                                          |
| [17:16] | ТҮРЕ     | CBAR <i>n</i> type. This bit field specifies the format of the remaining fields within the register. The bit field is RAZ/WI.                                                              |
| [15:8]  | Reserved | Reserved.                                                                                                                                                                                  |
| [7:0]   | VMID     | The virtual machine identifier to associate with the translation context bank.                                                                                                             |
|         |          | Note                                                                                                                                                                                       |
|         |          | For the stage 2 context format, this field is used only when the associated stage 2 translation context bank is the first specified context, that is, specified in an SMMU_S2CR <i>n</i> . |
|         |          |                                                                                                                                                                                            |

# 3.5.2 Context Bank Fault Restricted Syndrome registers A

The Context Bank Fault Restricted Syndrome registers A, SMMU\_CBFRSYNRA*n*, characteristics are:

| Purpose           | Hold fault syndrome information related to the access that caused an exception in the associated translation context bank.                                                                                                               |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | The number of registers implemented is specified by the SMMU_IDR.NUMCB bit field.                                                                                                                                                        |
|                   | A context bank of index $n$ , is associated with a context bank fault restricted syndrome A register of index $n$ .                                                                                                                      |
|                   | In implementations that support security extensions, the Secure software that reserves translation context banks using the SMMU_SCR1.NSNUMCB0 bit field also reserves the associated context bank fault restricted syndrome A registers. |
|                   | The number of context bank fault restricted syndrome A registers that are visible to the Non-secure software is adjusted based on the number of Non-secure contexts.                                                                     |
| Configuration     | The width of StreamID and SSD_Index fields are as configured.                                                                                                                                                                            |
| Usage constraints | There are no usage constraints.                                                                                                                                                                                                          |
| Attribute         | Global address space 1 registers summary on page 3-7.                                                                                                                                                                                    |

Figure 3-11 shows the bit assignments.



# Figure 3-11 Context-Bank Restricted Syndrome Register bit assignments

Table 3-23 shows the bit assignments.

## Table 3-23 Context-Bank Restricted Syndrome Register bit assignments

| Bits    | Name      | Description                                                                                                                   |
|---------|-----------|-------------------------------------------------------------------------------------------------------------------------------|
| [31]    | Reserved  | Reserved.                                                                                                                     |
| [30:16] | SSD_Index | SSD index of transaction that causes a fault.                                                                                 |
|         |           | Note                                                                                                                          |
|         |           | This field is only accessible to Secure configuration accesses. Non-secure configuration accesses treat this field as RAZ/WI. |
| [15]    | Reserved  | Reserved.                                                                                                                     |
| [14:0]  | Stream ID | The StreamID of the transaction that causes a fault.                                                                          |

# 3.6 Integration registers

This section describes the integration registers for the MMU-401. It contains the following sections:

- Integration Enable Register.
  - Integration Test Input Register on page 3-37.
- Integration Test Output Register on page 3-37.

### 3.6.1 Integration Enable Register

The Integration Enable Register, ITEN, characteristics are:

Purpose Enables the component to switch from functional mode, the default behavior, to integration mode where the inputs and outputs of the component can be directly controlled for integration testing. – Note – When a device is in integration mode, it might not operate with the original behavior. After performing integration, you must reset the system to ensure the correct behavior of the system components that are affected by the integration. Writing to this register other than when in the disabled state results in UNPREDICTABLE behavior. Configuration Available in all configurations of the MMU-401. Usage constraints There are no usage constraints. Attributes See Integration registers summary on page 3-7. Figure 3-12 shows the bit assignments.



Integration\_mode -----

### Figure 3-12 Integration Enable Register bit assignments

Table 3-24 shows the bit assignments.

#### Table 3-24 Integration Enable Register bit assignments

| Bits   | Name             | Description |                                                                                                                       |  |  |
|--------|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| [31:1] | Reserved         | Reserved.   |                                                                                                                       |  |  |
| [0]    | Integration_mode |             | Enables the component to switch between functional mode and integration mode. The possible values for this field are: |  |  |
|        |                  | 0b0         | 0b0 Disable the integration mode.                                                                                     |  |  |
|        |                  | 0b1         | Enable the integration mode.                                                                                          |  |  |

# 3.6.2 Integration Test Input Register

The Integration Test Input Register, ITIP, characteristics are:

PurposeEnables the MMU-401 to read the status of the spniden signal.ConfigurationAvailable in all configurations of the MMU-401.Usage constraintsThere are no usage constraints.AttributesSee Integration registers summary on page 3-7.

Figure 3-13 shows the bit assignments.



Figure 3-13 Integration Test Input Register bit assignments

Table 3-25 shows the bit assignment.

### Table 3-25 Integration Test Input Register bit assignments

| Bits   | Name     | Description                                                             |
|--------|----------|-------------------------------------------------------------------------|
| [31:1] | Reserved | Reserved.                                                               |
| [0]    | SPNIDEN  | The Secure debug input, that is the value of the <b>spniden</b> signal. |

# 3.6.3 Integration Test Output Register

The Integration Test Output Register, ITOP, characteristics are:

| Purpose           | Enables the MMU-401 to set the status of the signals that Table 3-26 on page 3-38 shows. |
|-------------------|------------------------------------------------------------------------------------------|
| Configuration     | Available in all configurations of the MMU-401.                                          |
| Usage constraints | There are no usage constraints.                                                          |
| Attributes        | See Integration registers summary on page 3-7.                                           |

Figure 3-14 shows the bit assignments.



## Figure 3-14 Integration Test Output Register bit assignments

Table 3-26 shows the bit assignments

| Table 3-26 Integration | n Test Output Register    | bit assignments    |
|------------------------|---------------------------|--------------------|
| Table & Le Integratio  | i loot o atpat i togiotoi | Sit aborginitorito |

| Bits    | Name  | Description                                                                                                              |
|---------|-------|--------------------------------------------------------------------------------------------------------------------------|
| [31:10] | -     | Reserved.                                                                                                                |
| [9]     | GSF   | Global Secure fault. The value of this bit is equal to the value of the <b>glbl_flt_irpt_s</b> signal.                   |
| [8]     | SCAF  | Secure configuration access fault. The value of this bit is equal to the value of the <b>cfg_flt_irpt_s</b> signal.      |
| [7:4]   | -     | Reserved.                                                                                                                |
| [3]     | CI    | Context interrupt. The value of this bit is equal to the value of the <b>cxt_irpt_ns</b> signal.                         |
| [2]     | PI    | Performance interrupt. The value of this bit is equal to the value of the <b>prf_irpt</b> signal.                        |
| [1]     | GNSF  | Global Non-secure fault. The value of this bit is equal to the value of the <b>glbl_flt_irpt_ns</b> signal.              |
| [0]     | NSCAF | Non-secure configuration access fault. The value of this bit is equal to the value of the <b>cfg_flt_irpt_ns</b> signal. |

# 3.7 **Performance Monitoring registers**

•

This section describes the Performance Monitoring registers of the MMU-401, described in the following sections:

- Performance Monitor Counter Group Configuration registers.
- Performance Monitor Counter Group Stream Match registers on page 3-40.
- *Performance Monitor Configuration Register* on page 3-41.
- *Performance Monitor Control Register* on page 3-42.
- *Performance Monitor Authentication Status Register* on page 3-43.
- *Performance Monitor Device Type Register* on page 3-45.

# 3.7.1 Performance Monitor Counter Group Configuration registers

The Performance Monitor Counter Group Configuration registers, PMCGCR*n*, characteristics are:

**Configuration** Available in all configurations of the MMU-401.

Usage constraints There are no usage constraints.

Attributes *Performance monitoring registers summary* on page 3-8.

Figure 3-15 shows the bit assignments.



Figure 3-15 Performance Monitor Counter Group Configuration registers bit assignments

Table 3-27 shows the bit assignments.

## Table 3-27 Performance Monitor Counter Group Configuration registers bit assignments

| Bits    | Name | Description                                                                                                                                                                                                                     |  |  |
|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [31:28] | -    | Reserved.                                                                                                                                                                                                                       |  |  |
| [27:24] | CGNC | Counter group number of counters. This bit field indicates the number of counters in the counter group. This bit field is RO/WI. For the MMU-401, the value of this bit field is fixed at 3.                                    |  |  |
| [23]    | -    | Reserved.                                                                                                                                                                                                                       |  |  |
| [22:16] | SIDG | Stream ID group. This bit field indicates the StreamID group to which the counter group is associated. This field is RO/WI. For the MMU-401, the value of this bit field is set to 0 to indicate that only one group is present |  |  |
| [15:12] | -    | Reserved.                                                                                                                                                                                                                       |  |  |
| [11]    | CEN  | Count enable. This bit indicates the performance monitor count enable value for the counter group.                                                                                                                              |  |  |

| Bits  | Name    | Description                                                                                                                                                     |                                                                                                  |  |
|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|
| [10]  | CBAEN   | Context bank assignment enable. The possible values of this bit are:                                                                                            |                                                                                                  |  |
|       |         | 0b0                                                                                                                                                             | Do not reveal the counter group n in translation context bank specified by the PMCGCRn.NDX bit.  |  |
|       |         | 0b1                                                                                                                                                             | Reveal the counter group n in the translation context bank specified by the PMCGCRn.NDX bit.     |  |
|       |         | If PMCGCR <i>n</i> .CBAEN==0b1 and PMCGCR <i>n</i> .TCEFCFG!=0b10 or 0b01, then the value of this is UNPREDICTABLE.                                             |                                                                                                  |  |
| [9:8] | TCEFCFG | G Translation context event filtering configuration. The possible values of this bit field                                                                      |                                                                                                  |  |
|       |         | 0b00                                                                                                                                                            | Count events on a global basis.                                                                  |  |
|       |         | 0b01                                                                                                                                                            | Count events restricted to a match in corresponding PMCGSMRn.                                    |  |
|       |         | 0b10                                                                                                                                                            | Count Events restricted to a translation context bank indicated by the PMCGCR <i>n</i> .NDX bit. |  |
|       |         | 0b11                                                                                                                                                            | Reserved.                                                                                        |  |
| [7:0] | NDX     | Index. This bit is interpreted based on the value of the PMCGCR <i>n</i> .TCEFCFG bit, and is only valid if PMCGCR <i>n</i> .TCEFCFG==0b10 else it is reserved. |                                                                                                  |  |

## Table 3-27 Performance Monitor Counter Group Configuration registers bit assignments (continued)

# 3.7.2 Performance Monitor Counter Group Stream Match registers

The Performance Monitor Counter Group Stream Match registers, PMCGSMR*n*, characteristics are:

| Purpose                                        | Specify the StreamID-based filtering of events that are counted in a counter group.                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                | The number of ID and MASK bits is configured for the StreamID -<br>Sideband signal width parameter as the <i>ARM</i> <sup>®</sup> <i>CoreLink</i> <sup>™</sup> <i>MMU-401</i><br><i>System Memory Management Unit AMBA</i> <sup>®</sup> <i>Designer (ADR-400) User</i><br><i>Guide Supplement</i> describes. The unimplemented bits are RAZ/WI. An<br>implementation provides the same number of ID and MASK bits for every<br>implemented PMCGSMR <i>n</i> . |  |  |  |
|                                                | You can enable the StreamID event filtering using the corresponding PMCGCR <i>n</i> .TCEFCFG field.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Configuration                                  | The width of the ID and MASK fields is equal to the configured StreamID - Sideband signal width.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Usage constraints                              | There are no usage constraints.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Attributes                                     | Performance monitoring registers summary on page 3-8.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Figure 3-16 shows the bit assignments.         |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 3115+STREAM_ID_WIDTH 16 15 STREAM_ID_WIDTH-1 0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |

| 31       | 15+STREAM_ID_WIDTH | 16 15 STREAM_ID_WIDTH-1 |  |
|----------|--------------------|-------------------------|--|
|          | MASK               | ID                      |  |
| Reserved |                    |                         |  |

## Figure 3-16 Performance Monitor Counter Group Stream Match registers bit assignments

Table 3-28 shows the bit assignments.

| Bits                      | Name | Description                                                                                                                                      |  |
|---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [31:16+STREAM_ID_WIDTH] - |      | Reserved.                                                                                                                                        |  |
| [15+STREAM_ID_WIDTH:16]   | MASK | Mask. This bit field identifies whether the StreamID is ignored:MASK[i]==0b1ID[i] is ignored.MASK[i]==0b0ID[i] is relevant to the matched value. |  |
| [15:STREAM_ID_WIDTH]      | -    | Reserved.                                                                                                                                        |  |
| [STREAM_ID_WIDTH-1:0]     | ID   | StreamID to match.                                                                                                                               |  |

 Table 3-28 Performance Monitor Counter Group Stream Match registers bit assignments

# 3.7.3 Performance Monitor Configuration Register

The Performance Monitor Configuration Register, PMCFG, characteristics are:

| Purpose         Contains Performance Monitoring Unit (PMU)-specific codata. |                                                      |
|-----------------------------------------------------------------------------|------------------------------------------------------|
| Configuration                                                               | Available in all configurations of the MMU-401.      |
| Usage constraints                                                           | There are no usage constraints.                      |
| Attributes                                                                  | Performance monitoring registers summary on page 3-8 |

Figure 3-17 shows the bit assignments.



## Figure 3-17 Performance Monitor Configuration Register bit assignments

Table 3-29 shows the bit assignments.

#### Table 3-29 Performance Monitor Configuration Register bit assignments

| Bits    | Name     | Reset value | Description                                                                 |  |
|---------|----------|-------------|-----------------------------------------------------------------------------|--|
| [31:24] | NCG      | 0b0         | Number of counter groups. The number of counter groups is NCG+1.            |  |
| [23:20] | Reserved | 0b0         | Reserved.                                                                   |  |
| [19]    | UEN      | 0b0         | User enable. Read as 0b0, indicating that the user enable is not supported. |  |
| [18]    | Reserved | 0b0         | Reserved.                                                                   |  |
| [17]    | Reserved | 0b0         | Reserved.                                                                   |  |

| Bits    | Name     | Reset value | Description                                                                                          |  |
|---------|----------|-------------|------------------------------------------------------------------------------------------------------|--|
| [16]    | EX       | 0b1         | Event export. Reads as 0b1, indicating that the event export is supported. This bit is writable.     |  |
| [15]    | CCD      | 0b0         | Cycle counter prescale. Reads as 0b0, indicating that the prescale cycle counter is not implemented. |  |
| [14]    | CC       | 0b0         | Cycle Counter. Reads as 0b0, indicating that the cycle counter is not implemented.                   |  |
| [13]    | Reserved | 0b0         | Reads as 0b0.                                                                                        |  |
| [12:11] | SIZE     | 0b11        | Counter size. Reads as 0b11 indicating 32-bit event counters.                                        |  |
| [10:8]  | Reserved | 0b111       | Reads as 0b111.                                                                                      |  |
| [7:0]   | Ν        | 0b10        | Indicates the number of implemented event counters. The number of implemented event counters is N+1. |  |

# Table 3-29 Performance Monitor Configuration Register bit assignments (continued)

# 3.7.4 Performance Monitor Control Register

The Performance Monitor Control Register, PMCR, characteristics are:

| PurposeProvides information about the performance monitor implicitly including the number of counters implemented, and configuration of the counters. |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| <b>Configuration</b> Available in all configurations of the MMU-401.                                                                                  |  |  |  |
| Usage constraints There are no usage constraints.                                                                                                     |  |  |  |
| Attributes <i>Performance monitoring registers summary</i> on page 3-8.                                                                               |  |  |  |
| Figure 3-18 shows the bit assignments.                                                                                                                |  |  |  |



Reserved, UNK/SBZ

Figure 3-18 Performance Monitor Control Register bit assignments

## Table 3-30 shows the bit assignments.

| Bits   | Name               | Reset value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|--------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [31:5] | Reserved, UNK/SBZP | -           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| [4]    | X                  | 0b0         | Export enable. This bit is used to permit events to export to another debug device<br>such as <i>Embedded Trace Macrocells</i> (ETM), over an event bus. If the<br>implementation does not include the required event bus, this bit reads as 0b0 and<br>ignores writes. This bit does not affect the generation of performance monitor<br>interrupts that can be implemented as a signal exported from the core to an<br>interrupt controller. |  |  |
|        |                    |             | The possible values of this bit are:                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|        |                    |             | 0b0 Export of events is disabled.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|        |                    |             | 0b1Export of events is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| [3:2]  | Reserved, UNK/SBZP | -           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| [1]    | Р                  | 0b0         | Event counter reset. This is a WO bit. The effects of writing to this bit are:                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|        |                    |             | 0b0 No action.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|        |                    |             | Øb1Reset all event counters to 0. If the cycle counter is implemented,<br>the cycle counter is not reset.                                                                                                                                                                                                                                                                                                                                      |  |  |
|        |                    |             | Note                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|        |                    |             | Resetting the event counter does not clear any overflow flags to 0.                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|        |                    |             | This bit always reads as 0b0.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| [0]    | Е                  | 0b0         | Enable. The possible values of this bit are:                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|        |                    |             | 0b0 All counters, including PMCCNTR, are disabled.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|        |                    |             | 0b1 All counters are enabled.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|        |                    |             | Overflow interrupts are enabled only if the event counters are enabled. Writthe bit request a stage change. See Table 3-31.                                                                                                                                                                                                                                                                                                                    |  |  |

## Table 3-30 Performance Monitor Control Register bit assignments

Table 3-31 shows the action on writes to the count enable bit.

## Table 3-31 Action on writes to the count enable bit

| Old value | New value | Action on write |
|-----------|-----------|-----------------|
| 0b0       | 0b0       | No action.      |
| 0b0       | 0b1       | Start event.    |
| 0b1       | 0b0       | End event.      |
| 0b1       | 0b1       | No action.      |

# 3.7.5 Performance Monitor Authentication Status Register

The Performance Monitor Authentication Status Register, SMMU\_CBn\_AUTHSTATUS, characteristics are:

## Purpose

Indicates the implemented debug features and provides the current values of the configuration inputs that determine the debug permission. The returned value depends on whether the performance monitor implements the ARM security extension authentication model. **Configuration** Available in all configurations of the MMU-401.

**Usage constraints** There are no usage constraints.

Attributes *Performance monitoring registers summary* on page 3-8.

Figure 3-19 shows the bit assignments.



## Figure 3-19 Performance Monitor Authentication Status Register assignments

Table 3-32 shows the bit assignments.

## Table 3-32 Performance Monitor Authentication Status Register bit assignments

| Bits   | Name               | Reset value |                                                                                                              | Description                                                                                                                                                                                                                                                                                 |
|--------|--------------------|-------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:8] | Reserved, UNK/SBZP | -           |                                                                                                              | Reserved.                                                                                                                                                                                                                                                                                   |
| [7]    | SNI                | 0b1         |                                                                                                              | Secure Non-invasive debug features implemented. This<br>bit is RAO because Secure Non-invasive debug<br>features are implemented.                                                                                                                                                           |
| [6]    | SNE                | 0b0<br>0b1  | The value of the input <b>spniden</b> signal is 0b0.<br>The value of the input <b>spniden</b> signal is 0b1. | Secure Non-invasive debug enabled. This bit indicates<br>whether counting of Secure transactions is permitted.<br>The value of this bit depends on the value of the<br><b>spniden</b> signal. If the value of the <b>spniden</b> signal is 0,<br>the bit is RAZ. Otherwise, the bit is RAO. |
| [5]    | SI                 | 0b0         |                                                                                                              | Secure Invasive debug implemented. This bit is RAZ because Secure Invasive debug features are not implemented.                                                                                                                                                                              |
| [4]    | SE                 | 0b0         |                                                                                                              | Secure Invasive debug enabled. This bit is RAZ.                                                                                                                                                                                                                                             |
| [3]    | NSNI               | 0b0         |                                                                                                              | Non-secure Non-invasive debug implemented. This bit<br>is 0 because Non-secure Non-invasive debug is not<br>implemented.                                                                                                                                                                    |
| [2]    | NSNE               | 0b0         |                                                                                                              | Non-secure Non-invasive debug enabled. This bit is<br>RAZ because Non-secure Non-invasive debug cannot<br>be enabled.                                                                                                                                                                       |
| [1]    | NSI                | 0b0         |                                                                                                              | Non-secure Invasive debug implemented. This bit is<br>RAZ because Non-secure Invasive debug features are<br>not implemented.                                                                                                                                                                |
| [0]    | NSE                | 0b0         |                                                                                                              | Non-secure Invasive debug enabled. This bit is RAZ.                                                                                                                                                                                                                                         |

#### 3.7.6 Performance Monitor Device Type Register

The Performance Monitor Device Type Register, PMDEVTYPE, characteristics are:

| Purpose                               | Provides the CoreSight device type information for the performance<br>monitors, and indicates the type of debug component. You must<br>implement the PMDEVTYPE in all CoreSight components. |  |  |  |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Configuration                         | Available in all configurations of the MMU-401.                                                                                                                                             |  |  |  |
| Usage constraints                     | There are no usage constraints.                                                                                                                                                             |  |  |  |
| Attributes                            | Performance monitoring registers summary on page 3-8                                                                                                                                        |  |  |  |
| Figure 2.20 shows the hit assignments |                                                                                                                                                                                             |  |  |  |

Figure 3-20 shows the bit assignments.

| 31 |   |              |   | 8 | 7 | 4 3 | 3 | 0 |
|----|---|--------------|---|---|---|-----|---|---|
|    | I | Reserved, UN | к |   | Т |     | С |   |

#### Figure 3-20 Performance Monitor Device Type Register bit assignments

Table 3-33 shows the bit assignments.

#### Table 3-33 Performance Monitor Device Type Register bit assignments

| Bits   | Name          | Reset value | Description                                                                                                                                                                                                    |
|--------|---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:8] | Reserved, UNK | -           | Reserved.                                                                                                                                                                                                      |
| [7:4]  | Т             | 0x5         | Sub-type, a fixed value of 0x5. This bit field indicates association with a memory management unit conforming to the <i>ARM</i> <sup>®</sup> <i>System Memory Management Unit Architecture Specification</i> . |
| [3:0]  | С             | 0x6         | Class, a fixed value of 0x6. This bit field indicates a performance monitor device type.                                                                                                                       |

### 3.8 Security State Determination address space

The MMU-401 Security State Determination address space, SMMU\_SSDR, characteristics are:

| Purpose           | The MMU-401 SMMU_SSDR is part of the translation process.                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | The security state determination address space provides an indication of<br>whether each SSD index is enabled for the Secure or Non-secure domain.<br>The address space is only accessible to Secure memory transactions.                                                                                                                                                                                                                        |
|                   | One bit is provided for each SSD index value. The MMU-401 supports an SSD index of up to 15 bits in size, corresponding to a total possible indication state of 4KB.                                                                                                                                                                                                                                                                             |
|                   | The address space might not be fully populated, depending on the implemented page size and the SSD index width. The SSD index width can be read from the SMMU_IDR1.NUMSSDNDXB bit field. Unimplemented SSD index bits are read as zero. The security state determination register bits corresponding to values above the implemented SSD index size are read as UNK/SBOP.                                                                        |
|                   | The security state determination bits can have fixed values that correspond<br>to SSD index values that have a fixed Secure or Non-secure ownership.<br>Software can detect programmable bits by using a read-modify-write<br>sequence.                                                                                                                                                                                                          |
|                   | The security state determination registers are implemented as shown in <i>Configuration options</i> on page 1-5. The MMU-401 implementation and the system it is integrated in can use alternative means to resolve the security status of transactions. The SMMU_IDR1.SSDTP bit field indicates the presence of the security state determination table. In implementations where the registers are not present, this address space is UNK/SBOP. |
| Configuration     | Available in all configurations of the MMU-401.                                                                                                                                                                                                                                                                                                                                                                                                  |
| Usage constraints | There are no usage constraints.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Attributes        | Security state determination address space registers summary on page 3-8.                                                                                                                                                                                                                                                                                                                                                                        |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Table 3-34 shows the security state determination address space layout in terms of offsets from SMMU\_GSSD\_BASE.

| Offset                            | Name                       | Description                                            |
|-----------------------------------|----------------------------|--------------------------------------------------------|
| 0x000                             | SMMU_SSDR0                 | Corresponds to SSD index values in the range 0-31.     |
| 0x004                             | SMMU_SSDR1                 | Corresponds to SSD index values in the range 32-63.    |
| 0x008 - 0xFFC                     | SMMU_SSDR1023 - SMMU_SSDR2 | Corresponds to SSD index values in the range 64-32767. |
| 0x01000 - ( <i>PAGESIZE</i> -0x4) | Reserved                   | Reserved.                                              |

### Table 3-34 Security state determination address space

If the security state determination register space is implemented, the behavior of each SMMU\_SSDR*n* bit is:

```
// SMMU_SSDRn selected using SSD_Index<width>
if (SMMU_SSDRn[SSD_Index<width>] == 1) {
    // Transaction is Non-secure
} else {
```

// Transaction is Secure
}

In this example, the bits of SMMU\_SSDR*n* are used to determine whether a master that performs the transactions is Secure or Non-secure. The example uses an SSD sideband signal, the width of which can be in the range 0-15. If the bit of SMMU\_SSDR*n* is set to 0b1, the master is Non-secure, otherwise it is Secure.

### 3.9 Peripheral and component identification registers

This section describes the following identification registers:

- Component Identification registers.
- Peripheral Identification registers.

#### 3.9.1 Component Identification registers

The characteristics of the Component Identification registers, SMMU\_CIDRn, are:

| Purpose           | Bits[7:0] of SMMU_CIDR0-3 hold preamble information and bits[31:8] are reserved. |  |  |  |
|-------------------|----------------------------------------------------------------------------------|--|--|--|
| Configuration     | Available in all configurations of the MMU-401.                                  |  |  |  |
| Usage constraints | There are no usage constraints.                                                  |  |  |  |
| Attributes        | See Peripheral and component identification registers summary on page 3-9.       |  |  |  |

Figure 3-21 shows the bit assignments.



#### Figure 3-21 Component Identification registers bit assignments

Table 3-35 shows the bit assignments

#### Table 3-35 Component Identification registers bit assignments

| CID | Bits  | Name     | Reset value | Description |
|-----|-------|----------|-------------|-------------|
| 0   | [7:0] | Preamble | 0x0D        | Preamble.   |
| 1   | [7:0] | Preamble | 0xF0        | Preamble.   |
| 2   | [7:0] | Preamble | 0x05        | Preamble.   |
| 3   | [7:0] | Preamble | 0xB1        | Preamble.   |

#### 3.9.2 Peripheral Identification registers

The Peripheral Identification registers, SMMU\_PIDR*n*, characteristics are:

| Purpose           | Only bits[7:0] of each register are used. The registers, SMMU_PIDR7-5 are reserved. |
|-------------------|-------------------------------------------------------------------------------------|
| Configuration     | Available in all configurations of the MMU-401.                                     |
| Usage constraints | There are no usage constraints.                                                     |
| Attributes        | See Peripheral and component identification registers summary on page 3-9.          |

The MMU-401 contains the following peripheral identification registers:

- *Peripheral Identification Register 0* on page 3-49.
- Peripheral Identification Register 1 on page 3-49.

- *Peripheral Identification Register 2.*
- *Peripheral Identification Register 3* on page 3-50.
- Peripheral Identification Register 4 on page 3-50.
- *Peripheral Identification registers 5-7* on page 3-51.

#### **Peripheral Identification Register 0**

Figure 3-22 shows the bit assignments.



#### Figure 3-22 Peripheral Identification Register 0 bit assignments

Table 3-36 shows the bit assignments.

#### Table 3-36 Peripheral Identification Register 0 bit assignments

| Bits   | Name        | Reset value | Description                                                   |
|--------|-------------|-------------|---------------------------------------------------------------|
| [31:8] | Reserved    | -           | Reserved.                                                     |
| [7:0]  | PartNumber0 | 0x82        | Middle and lower-packed BCD value of the device number [7:0]. |

#### **Peripheral Identification Register 1**

Figure 3-23 shows the bit assignments.



#### Figure 3-23 Peripheral Identification Register 1 bit assignments

Table 3-37 shows the bit assignments.

#### Table 3-37 Peripheral Identification Register 1 bit assignments

| Bits   | Name                 | Reset value | Description                                         |
|--------|----------------------|-------------|-----------------------------------------------------|
| [31:8] | Reserved             | -           | Reserved.                                           |
| [7:4]  | JEP106 identity code | ØxB         | JEP106 identity code.                               |
| [3:0]  | PartNumber1          | 0x4         | Upper packed-BCD value of the device number [11:8]. |

#### **Peripheral Identification Register 2**

Figure 3-24 on page 3-50 shows the bit assignments.



#### Figure 3-24 Peripheral Identification Register 2 bit assignments

Table 3-38 shows the bit assignments.

#### Table 3-38 Peripheral Identification Register 2 bit assignments

| Bits   | Name                 | Reset value | Description                                                                              |
|--------|----------------------|-------------|------------------------------------------------------------------------------------------|
| [31:8] | Reserved             | -           | Reserved.                                                                                |
| [7:4]  | Revision             | 0x1         | Revision number of the peripheral. It starts from 0x0.                                   |
| [3]    | JEDEC                | 0x1         | Always set, indicates that a JEDEC-assigned value is used.                               |
| [2:0]  | JEP106 identity code | 0x3         | JEP106 continuation code, which identifies the designer. The value of 0x3 indicates ARM. |

### **Peripheral Identification Register 3**

Figure 3-25 shows the bit assignments.



#### Figure 3-25 Peripheral Identification Register 3 bit assignments

Table 3-39 shows the bit assignments

#### Table 3-39 Peripheral Identification Register 3 bit assignments

| Bits   | Name              | Reset value | Description                                                                |
|--------|-------------------|-------------|----------------------------------------------------------------------------|
| [31:8] | Reserved          | -           | Reserved.                                                                  |
| [7:4]  | RevAnd            | 0x0         | Manufacturer revision number. This value is set to 0x0 (specified by ARM). |
| [3:0]  | Customer Modified | 0x0         | Customer modified number. This value is set to 0x0 (specified by ARM).     |

#### **Peripheral Identification Register 4**

Figure 3-26 on page 3-51 shows the bit assignments.



JEP106 continuation code —

#### Figure 3-26 Peripheral Identification Register 4 bit assignments

Table 3-40 shows the bit assignments.

#### Table 3-40 Peripheral Identification Register 4 bit assignments

| Bits   | Name                     | Reset value | Description                                                                              |
|--------|--------------------------|-------------|------------------------------------------------------------------------------------------|
| [31:8] | Reserved                 | -           | Reserved.                                                                                |
| [7:4]  | 4KB count                | 0x4         | Indicates the log 2 <sup>Number of 4KB blocks occupied by the interface value.</sup>     |
| [3:0]  | JEP106 continuation code | 0x4         | JEP106 continuation code, which identifies the designer. The value of 0x4 indicates ARM. |

#### **Peripheral Identification registers 5-7**

Figure 3-27 shows the bit assignments.



#### Figure 3-27 Peripheral Identification registers 5-7 bit assignments

Table 3-41 shows the bit assignments.

#### Table 3-41 Peripheral Identification registers 5-7 bit assignments

| Bits   | Name     | Reset value | Description |
|--------|----------|-------------|-------------|
| [31:0] | Reserved | 0x0         | Reserved.   |

### 3.10 Translation context bank registers

This section describes the translation context bank registers.

#### 3.10.1 System Control Register

The System Control Register, SMMU\_CBn\_SCTLR, characteristics are:

- **Purpose** Provides top-level control of the translation system for the related context bank.
- **Configuration** Available in all configurations of the MMU-401.

Usage constraints There are no usage constraints.

Attribute See *Translation context bank registers summary* on page 3-9.

Figure 3-28 shows the bit assignment.



Figure 3-28 System Control Register bit assignment

Table 3-42 shows the bit assignment.

#### Table 3-42 System Control Register bit assignment

| Bits    | Name                                                                                                                                             | Reset value | Description                                                                                                                                                                                                                                                                                                      |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [31:28] | Reserved                                                                                                                                         | -           | Reserved.                                                                                                                                                                                                                                                                                                        |  |
| [27:26] | WACFG                                                                                                                                            | -           | Write allocate configuration. The possible values of this field are:                                                                                                                                                                                                                                             |  |
|         |                                                                                                                                                  |             | 0b00 Use the default allocation attributes.                                                                                                                                                                                                                                                                      |  |
|         |                                                                                                                                                  |             | 0b01 Reserved.                                                                                                                                                                                                                                                                                                   |  |
|         |                                                                                                                                                  |             | 0b10 Write allocate.                                                                                                                                                                                                                                                                                             |  |
|         |                                                                                                                                                  |             | 0b11 No write allocate.                                                                                                                                                                                                                                                                                          |  |
|         |                                                                                                                                                  |             | Note                                                                                                                                                                                                                                                                                                             |  |
|         |                                                                                                                                                  |             | This field applies to the processing of transactions in which the context bank translation is disabled, that is when the SMMU_CBn_SCTLR.M bit is set to 0b0.                                                                                                                                                     |  |
| [25:24] | RACFG                                                                                                                                            | -           | Read allocate configuration. This bit field controls the allocation hint for read transactions in which the context bank is disabled. The possible values of this bit field are:                                                                                                                                 |  |
|         |                                                                                                                                                  |             | 0b00 Use the default allocation attributes.                                                                                                                                                                                                                                                                      |  |
|         |                                                                                                                                                  |             | 0b01 Reserved.                                                                                                                                                                                                                                                                                                   |  |
|         |                                                                                                                                                  |             | 0b10 Read allocate.                                                                                                                                                                                                                                                                                              |  |
|         |                                                                                                                                                  |             | 0b11 No read allocate.                                                                                                                                                                                                                                                                                           |  |
|         |                                                                                                                                                  |             | Note                                                                                                                                                                                                                                                                                                             |  |
|         |                                                                                                                                                  |             | This field applies to the processing of transactions in which the context bank translation is disabled, that is when the SMMU_CBn_SCTLR.M bit is set to 0b0.                                                                                                                                                     |  |
| [23:22] | 22] SHCFG - Shared configuration. This bit field controls the shareable attribut the context bank is disabled. The values of this bit field are: |             | Shared configuration. This bit field controls the shareable attributes for transactions in which the context bank is disabled. The values of this bit field are:                                                                                                                                                 |  |
|         |                                                                                                                                                  |             | 0b00 Use shareable attribute as presented with transaction.                                                                                                                                                                                                                                                      |  |
|         |                                                                                                                                                  |             | 0b01 Outer shareable.                                                                                                                                                                                                                                                                                            |  |
|         |                                                                                                                                                  |             | 0b10 Inner shareable.                                                                                                                                                                                                                                                                                            |  |
|         |                                                                                                                                                  |             | 0b11 Non-shareable.                                                                                                                                                                                                                                                                                              |  |
|         |                                                                                                                                                  |             | Note                                                                                                                                                                                                                                                                                                             |  |
|         |                                                                                                                                                  |             | This field applies to the processing of transactions in which the context bank translation is disabled, that is, where SMMU_CBn_SCTLR.M is set to 0b0.                                                                                                                                                           |  |
| [21]    | FB                                                                                                                                               | -           | Force broadcast. This bit field forces the broadcast of the BPIALL and the ICIALLU TLB maintenance operations. The bit does not affect the MMU-401 functionality.                                                                                                                                                |  |
| [20]    | Reserved                                                                                                                                         | -           | Reserved.                                                                                                                                                                                                                                                                                                        |  |
| [19:16] | MemAttr                                                                                                                                          | -           | Memory attribute. The memory attributes can be overlaid if the SMMU_CB <i>n</i> _SCTLR.M bit is set to 0b0. Table 3-43 on page 3-54 and Table 3-44 on page 3-55 show valid values of this bit field.                                                                                                             |  |
| [15:14] | BSU                                                                                                                                              | -           | Barrier shareability upgrade. This bit field upgrades the required shareability domain of barriers issued by the client devices that are mapped to the stream mapping register group. It does so by setting the minimum shareability domain that is applied to a barrier. The possible values of this field are: |  |
|         |                                                                                                                                                  |             | 0b00 No effect.                                                                                                                                                                                                                                                                                                  |  |
|         |                                                                                                                                                  |             | 0b01 Inner shareable.                                                                                                                                                                                                                                                                                            |  |
|         |                                                                                                                                                  |             |                                                                                                                                                                                                                                                                                                                  |  |
|         |                                                                                                                                                  |             | 0b10Outer shareable.0b11Full system.                                                                                                                                                                                                                                                                             |  |

| Bits   | Name     | Reset value | Description                                                                                                                                                                                                                                                                                                       |  |
|--------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [13]   | Reserved | -           | Reserved.                                                                                                                                                                                                                                                                                                         |  |
| [12:9] | Reserved | -           | Reserved.                                                                                                                                                                                                                                                                                                         |  |
| [8]    | HUPCF    | -           | Hit under previous context fault. The possible values of this bit are:0b0Stall or terminate subsequent when a context fault occurs.0b1Process subsequent transactions when a context fault occurs.                                                                                                                |  |
| [7]    | CFCFG    | -           | Context fault configuration. The possible values of this bit are:0b0Terminate.0b1Stall.                                                                                                                                                                                                                           |  |
| [6]    | CFIE     | 0           | Context fault interrupt enable. The possible values of this bit are:0b0Do not raise an interrupt when a context fault occurs.0b1Raise an interrupt when a context fault occurs.This field resets to 0b0.                                                                                                          |  |
| [5]    | CFRE     | 0           | Context fault report enable. The possible values of this bit are:0b0Do not return an abort when a context fault occurs.0b1Return an abort when a context fault occurs.                                                                                                                                            |  |
| [4]    | E        | -           | Endianess. This field indicates the endianess format of translation table entries. The possible<br>values of this bit are:0b0Little endian format.0b1Big endian format.                                                                                                                                           |  |
| [3]    | AFFD     | -           | Access flag fault disable. This field determines whether access flag faults are reported if they are raised. The possible values of this bit are:         0b0       Access flag faults are reported.         0b1       Access flag faults are not reported.                                                       |  |
| [2]    | AFE      | 1           | Access flag enable. This bit is UNK/SBOP.                                                                                                                                                                                                                                                                         |  |
| [1]    | TRE      | 1           | Type EXtension (TEX) remap enable. This bit is UNK/SBOP.                                                                                                                                                                                                                                                          |  |
| [0]    | М        | 0           | Type Extension (TEX) terms on its of the below.The MMU-401 enable. This is a global enable bit for the translation context bank. The<br>possible values of this bit are:0b0The MMU-401 behavior for the translation context bank is disabled.0b1The MMU-401 behavior for the translation context bank is enabled. |  |

#### Table 3-42 System Control Register bit assignment (continued)

Table 3-43 shows MemAttr bit values.

#### Table 3-43 MemAttr bit values

| Bits[3:2] | Meaning                                |  |
|-----------|----------------------------------------|--|
| 0b00      | Strongly-ordered or the device memory. |  |
| 0b01      | Outer non-cacheable normal memory.     |  |
| 0b10      | Outer write-through normal memory.     |  |
| 0b11      | Outer write-back normal memory.        |  |

Table 3-44 Secondary MemAttr bit values

Table 3-44 shows secondary MemAttr bit values.

| Bits[1:0] | Meaning when bits[3:2] == 0b00 | Meaning when bits[3:2]!= 0b00      |
|-----------|--------------------------------|------------------------------------|
| 0b00      | Strongly-ordered               | Reserved.                          |
| 0b01      | Device                         | Inner non-cacheable normal memory. |
| 0b10      | Device                         | Inner write-through normal memory. |
| 0b11      | Device                         | Inner write-back normal memory.    |

#### 3.10.2 Translation Table Base Control Register

The Translation Table Base Control Register, SMMU\_CBn\_TTBCR, characteristics are:

| Purpose           | Provides additional configuration for the translation process.            |  |
|-------------------|---------------------------------------------------------------------------|--|
| Configuration     | Available in all configurations of the MMU-401.                           |  |
| Usage constraints | The EAE field is RAO/WI. The PASize field is RO and always reads as 0b10. |  |

Attributes See *Translation context bank registers summary* on page 3-9.

Figure 3-29 shows the bit assignments.



#### Figure 3-29 Translation Table Base Control Register bit assignments

Table 3-45 shows the bit assignments.

#### Table 3-45 Translation Table Base Control Register bit assignments

| Bits    | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [31]    | EAE      | Extended address enable. This field always reads as 1. Writes are ignored.<br>A value of 0b1 indicates that the translation system defined in the LPAE must be used. See the <i>ARM</i> <sup>®</sup> <i>Architecture Reference Manual ARMv7-A and ARMv7-R edition</i> and the <i>ARM</i> <sup>®</sup> <i>Architecture Reference Manual ARMv7-A and ARMv7-R edition</i> and the <i>ARM</i> <sup>®</sup> <i>Architecture Reference Manual ARMv7-A and ARMv7-R edition</i> on LPAE. |  |
| [30:19] | Reserved | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| [18:16] | PASize   | The size of the PA. This field always reads as 0b10 and specifies support for 40-bit PA size.                                                                                                                                                                                                                                                                                                                                                                                    |  |
| [15]    | Reserved | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

| Bits    | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [14]    | TG0   | The page graule size for the SMMU_CBn_TTBR0. The possible values of this field are:         0b0       4KB pages.         0b1       64KB pages.         The reset value of this field is 0b0.         Set TG0 and CBA2Rn.RW64 bits to 0b1 to enable 64KB granule sizes. See the ARM® System Memory         Management Unit Architecture Specification 64KB Translation Granule Supplement for information on the CBA2Rn.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| [13:12] | SH0   | Sharebility attributes for the memory associated with the translation page table walks using SMMU_CBn_TTBR0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| [11:10] | ORGN0 | Outer cacheability attributes for the memory associated with the translation page table walks using SMMU_CB <i>n</i> _TTBR0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| [9:8]   | IRGN0 | Inner cacheability attributes for the memory associated with the translation page table walks using SMMU_CBn_TTBR0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| [7:6]   | SL0   | When the CBA2R $n$ .RW64 bit is set to 0, the SL0[1] bit is not considered.When bit [6] is set to:0b0The starting level for the SMMU_CB $n_T$ TTBR0 addressed region is level 2.0b1The starting level for the SMMU_CB $n_T$ TTBR0 addressed region is level 1.When the CBA2R $n$ .RW64 bit is set to:0b1 and the page size granule is 64KBThe starting level for SMMU_CB $n_T$ TTBR0 is as follows:0b00Level 3.0b01Level 2.0b1 and the page size granule is 4KBThe starting level for SMMU_CB $n_T$ TTBR0 is as follows:0b1 and the page size granule is 4KBThe starting level for SMMU_CB $n_T$ TTBR0 is as follows:0b1 and 0b11Return a transaction fault.0b1 and the page size granule is 4KBThe starting level for SMMU_CB $n_T$ TTBR0 is as follows:0b00Level 2.0b110b10And 0b11Return a transaction fault.0b110b10Level 1.0b100b11Return a transaction fault. |
| [5:0]   | T0SZ  | When the CBA2Rn.RW64 bit is set to:         0b0       The addressed region is encoded as a 4-bit signed number that specifies the size of the region as 2 <sup>32-T0SZ</sup> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         |       | <b>0b1</b> the addressed region is encoded as a 6-bit unsigned number that specifies the size of the region as $2^{64-T0SZ}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### Table 3-45 Translation Table Base Control Register bit assignments (continued)

# Appendix A Signal Descriptions

This appendix describes the MMU-401 signals, listed in the following sections:

- *Clock and resets* on page A-2.
- *AXI3 signals* on page A-3.
- *AXI4 signals* on page A-8.
- *ACE-Lite signals* on page A-12.
- *APB signals* on page A-17.
- LPI signals on page A-18.
- *Miscellaneous signals* on page A-19.

### A.1 Clock and resets

This section describes the clock and reset signals of the MMU-401.

Table A-1 shows the clock and reset signals of the PTW block.

| Signal  | Width | I/O   | Description              |
|---------|-------|-------|--------------------------|
| cclk    | 1     | Input | Clock for the PTW block. |
| cresetn | 1     | Input | Reset for the PTW block. |

Table A-2 shows the clock and reset signals of the TLB block.

Table A-2 TLB block clock and reset signals

| Signal  | Width | I/O   | Description              |
|---------|-------|-------|--------------------------|
| bclk    | 1     | Input | Clock for the TLB block. |
| bresetn | 1     | Input | Reset for the TLB block. |

### A.2 AXI3 signals

The following sections list the AXI3 signals:

- Write address channel signals.
- *Write data channel signals* on page A-4.
- *Write response channel signals* on page A-5.
- Read address channel signals on page A-5.
- *Read data channel signals* on page A-6.

See the *CoreLink MMU-401 System Memory Management Unit AMBA Designer (ADR-400) User Guide Supplement* for more information on the following ID widths:

- Master ID width, I\_M.
- Slave ID width, I\_S.
- PTW ID width, I P.

#### A.2.1 Write address channel signals

Table A-3 shows the AXI3 write address channel signals.

| AXI3    | TLB slave port                              | I/O    | TLB master port                | I/O    | PTW master port  | I/O    |
|---------|---------------------------------------------|--------|--------------------------------|--------|------------------|--------|
| AWID    | awid_s[I_S:0]                               | Input  | awid_m[I_M:0]                  | Output | awid_ptw[I_P:0]  | Output |
| AWADDR  | awaddr_s[39:0]                              | Input  | awaddr_m[39:0]                 | Output | awaddr_ptw[39:0] | Output |
| AWLEN   | awlen_s[3:0]                                | Input  | awlen_m[3:0]                   | Output | awlen_ptw[3:0]   | Output |
| AWSIZE  | awsize_s[2:0]                               | Input  | awsize_m[2:0]                  | Output | awsize_ptw[2:0]  | Output |
| AWBURST | awburst_s[1:0]                              | Input  | awburst_m[1:0]                 | Output | awburst_ptw[1:0] | Output |
| AWLOCK  | awlock_s[1:0]                               | Input  | awlock_m[1:0]                  | Output | awlock_ptw[1:0]  | Output |
| AWCACHE | awcache_s[3:0]                              | Input  | awcache_m[3:0]                 | Output | awcache_ptw[3:0] | Output |
| AWPROT  | awprot_s[2:0]                               | Input  | awprot_m[2:0]                  | Output | awprot_ptw[2:0]  | Output |
| AWVALID | awvalid_s[0]                                | Input  | awvalid_m[0]                   | Output | awvalid_ptw[0]   | Output |
| AWUSER  | awuser_s[AWUSER_WIDTH-<br>1:0] <sup>a</sup> | Input  | awuser_m[AWUSER_<br>WIDTH+5:0] | Output | -                | -      |
| AWREADY | awready_s[0]                                | Output | awready_m[0]                   | Input  | awready_ptw[0]   | Input  |

#### Table A-3 Write address channel signals

a. AWUSER\_WIDTH is the width of the AXI slave interface AWUSER signal.

— Note —

The PTW signals are present only when a dedicated AXI configuration option is specified.

The write address, write data, and write response signals of the PTW block are dummy signals that are not connected internally to a logic.

#### A.2.2 Write data channel signals

Table A-4 shows the AXI3 write data channel signals for the slave port of the TLB block.

| AXI3   | TLB slave port            |                                                                                    | I/O   |
|--------|---------------------------|------------------------------------------------------------------------------------|-------|
| WID    | wid_s[I_S:0]              |                                                                                    | Input |
| WDATA  | For 64-bit<br>For 128-bit | The data width is wdata_s[63:0].<br>The data width is wdata_s[127:0].              | Input |
| WSTRB  | For 64-bit<br>For 128-bit | The data width is <b>wstrb_s[7:0</b> ].<br>The data width is <b>wstrb_s[15:0].</b> | Input |
| WLAST  | wlast_s[0]                |                                                                                    | Input |
| WVALID | wvalid_s[0]               |                                                                                    | Input |
| WUSER  | wuser_s[WU                | SER_WIDTH-1:0] <sup>a</sup>                                                        | Input |
| WREADY | wready_s[0]               |                                                                                    | Outpu |

Table A-4 Write data channel signals for the slave port of the TLB block

a. WUSER\_WIDTH is the width of the AXI slave interface WUSER signal.

Table A-5 shows the AXI3 write data channel signals for the master port of the TLB block.

| AXI3   | TLB master port           |                                                                                       | I/O    |
|--------|---------------------------|---------------------------------------------------------------------------------------|--------|
| WID    | wid_m[I_M:(               | )]                                                                                    | Output |
| WDATA  | For 64-bit<br>For 128-bit | The data width is <b>wdata_m[63:0]</b> .<br>The data width is <b>wdata_m[127:0]</b> . | Output |
| WSTRB  | For 64-bit<br>For 128-bit | The data width is <b>wstrb_m[7:0].</b><br>The data width is <b>wstrb_m[15:0].</b>     | Output |
| WLAST  | wlast_m[0]                |                                                                                       | Output |
| WVALID | wvalid_m[0]               |                                                                                       | Output |
| WUSER  | wuser_m[Wl                | USER_WIDTH-1:0]                                                                       | Output |
| WREADY | wready_m[0]               |                                                                                       | Input  |

Table A-6 shows the AXI3 write data channel signals for the master port of the PTW block.

#### Table A-6 Write data channel signals for the master port of the PTW block

| AXI3  | PTW master port           |                                                                                         | I/O    |
|-------|---------------------------|-----------------------------------------------------------------------------------------|--------|
| WID   | wid_ptw[I_P               | :0]                                                                                     | Output |
| WDATA | For 64-bit<br>For 128-bit | The data width is wdata_ptw[63:0].<br>The data width is wdata_ptw[127:0].               | Output |
| WSTRB | For 64-bit<br>For 128-bit | The data width is <b>wstrb_ptw[7:0]</b> .<br>The data width is <b>wstrb_ptw[15:0]</b> . | Output |
| WLAST | wlast_ptw[0]              |                                                                                         | Output |

| AXI3   | PTW master port | I/O    |
|--------|-----------------|--------|
| WVALID | wvalid_ptw[0]   | Output |
| WUSER  | -               | -      |
| WREADY | wready_ptw[0]   | Input  |

#### A.2.3 Write response channel signals

Table A-7 shows the AXI3 write response channel signals.

#### Table A-7 Write response channel signals

| AXI3   | TLB slave port                            | I/O    | TLB master port          | I/O    | PTW master port | I/O    |
|--------|-------------------------------------------|--------|--------------------------|--------|-----------------|--------|
| BID    | bid_s[I_S:0]                              | Output | bid_m[I_M:0]             | Input  | bid_ptw[I_P:0]  | Input  |
| BRESP  | bresp_s[1:0]                              | Output | bresp_m[1:0]             | Input  | bresp_ptw[1:0]  | Input  |
| BVALID | bvalid_s[0]                               | Output | bvalid_m[0]              | Input  | bvalid_ptw[0]   | Input  |
| BUSER  | buser_s[BUSER_WIDTH-<br>1:0] <sup>a</sup> | Output | buser_m[BUSER_WIDTH-1:0] | Input  | -               | -      |
| BREADY | bready_s[0]                               | Input  | bready_m[0]              | Output | bready_ptw[0]   | Output |
|        |                                           |        |                          |        |                 |        |

a. BUSER\_WIDTH is the width of the AXI slave interface BUSER signal.

#### A.2.4 Read address channel signals

Table A-8 shows the AXI3 read address channel signals.

#### I/O AXI3 I/O I/O **TLB slave port TLB master port PTW** master port ARID arid s[I S:0] arid m[I M:0] arid ptw[I P:0] Input Output Output ARADDR araddr\_s[39:0] Input araddr\_m[39:0] Output araddr\_ptw[39:0] Output arlen\_s[3:0] ARLEN Input arlen\_m[3:0] Output arlen\_ptw[3:0] Output ARSIZE arsize\_m[2:0] arsize\_ptw[2:0] Output arsize\_s[2:0] Input Output ARBURST arburst\_s[1:0] arburst\_m[1:0] Output arburst\_ptw[1:0] Output Input ARLOCK arlock\_s[1:0] Input arlock\_m[1:0] Output arlock\_ptw[1:0] Output ARCACHE arcache\_s[3:0] Input arcache\_m[3:0] Output arcache\_ptw[3:0] Output ARPROT arprot s[2:0] Input arprot m[2:0] Output arprot ptw[2:0] Output ARVALID arvalid\_s[0] Input arvalid\_m[0] Output arvalid\_ptw[0] Output aruser\_s[ARUSER\_ ARUSER aruser\_m[ARUSER\_WIDTH+5:0] Input Output aruser\_ptw[5:0] Output WIDTH-1:0]a ARREADY arready\_s[0] Output arready\_m[0] Input arready\_ptw[0] Input

Table A-8 Read address channel signals

a. ARUSER\_WIDTH is the width of the AXI slave interface **ARUSER** signal.

#### A.2.5 Read data channel signals

Table A-9 shows the AXI3 read data channel signals for the slave port of the TLB block.

| AXI3   | TLB slave port                                                                         | I/O    |
|--------|----------------------------------------------------------------------------------------|--------|
| RID    | rid_s[I_S:0]                                                                           | Output |
| RDATA  | For 64-bitThe data width is rdata_s[63:0].For 128-bitThe data width is rdata_s[127:0]. | Output |
| RRESP  | rresp_s[1:0]                                                                           | Output |
| RLAST  | rlast_s[0]                                                                             | Output |
| RVALID | rvalid_s[0]                                                                            | Output |
| RUSER  | ruser_s[RUSER_WIDTH-1:0] <sup>a</sup>                                                  | Output |
| RREADY | rready_s[0]                                                                            | Input  |

Table A-9 Read data channel signals for the slave port of the TLB block

a. RUSER\_WIDTH is the width of the AXI slave interface **RUSER** signal.

Table A-10 shows the AXI3 read data channel signals for the master port of the TLB block.

#### Table A-10 Read data channel signals for the master port of the TLB block

| AXI3   | TLB master port                                                                        | I/O    |
|--------|----------------------------------------------------------------------------------------|--------|
| RID    | rid_m[I_M:0]                                                                           | Input  |
| RDATA  | For 64-bitThe data width is rdata_m[63:0].For 128-bitThe data width is rdata_m[127:0]. | Input  |
| RRESP  | rresp_m[1:0]                                                                           | Input  |
| RLAST  | rlast_m[0]                                                                             | Input  |
| RVALID | rvalid_m[0]                                                                            | Input  |
| RUSER  | ruser_m[RUSER_WIDTH-1:0]                                                               | Input  |
| RREADY | rready_m[0]                                                                            | Output |

Table A-11 shows the AXI3 read data channel signals for the master port of the PTW block.

#### Table A-11 Read data channel signals for the master port of the PTW block

| AXI3  | PTW maste                 | PTW master port                                                                           |       |
|-------|---------------------------|-------------------------------------------------------------------------------------------|-------|
| RID   | rid_ptw[I_P:              | rid_ptw[I_P:0]                                                                            |       |
| RDATA | For 64-bit<br>For 128-bit | The data width is <b>rdata_ptw[63:0]</b> .<br>The data width is <b>rdata_ptw[127:0]</b> . | Input |
| RRESP | rresp_ptw[1:              | 0]                                                                                        | Input |
| RLAST | rlast_ptw[0]              |                                                                                           | Input |

| AXI3   | PTW master port | I/O    |
|--------|-----------------|--------|
| RVALID | rvalid_ptw[0]   | Input  |
| RUSER  | -               | -      |
| RREADY | rready_ptw[0]   | Output |

Table A-11 Read data channel signals for the master port of the PTW block (continued)

## A.3 AXI4 signals

The following sections list the AXI4 signals:

- Write address channel signals.
- Write data channel signals on page A-9.
- Write response channel signals on page A-10.
- Read address channel signals on page A-10.
- *Read data channel signals* on page A-11.

See the *CoreLink MMU-401 System Memory Management Unit AMBA Designer (ADR-400) User Guide Supplement* for more information on the following ID widths:

- Master ID width, I\_M.
- Slave ID width, I\_S.
- PTW ID width, I P.

### A.3.1 Write address channel signals

.

Table A-12 shows the AXI4 write address channel signals.

| Table A-12 | Write | address | channel | signals |
|------------|-------|---------|---------|---------|
|------------|-------|---------|---------|---------|

| AXI4     | TLB slave port                 | I/O    | TLB master port                | I/O    | PTW master port   | I/O    |
|----------|--------------------------------|--------|--------------------------------|--------|-------------------|--------|
| AWID     | awid_s[I_S:0]                  | Input  | awid_m[I_M:0]                  | Output | awid_ptw[I_P:0]   | Output |
| AWADDR   | awaddr_s[39:0]                 | Input  | awaddr_m[39:0]                 | Output | awaddr_ptw[39:0]  | Output |
| AWLEN    | awlen_s[7:0]                   | Input  | awlen_m[7:0]                   | Output | awlen_ptw[7:0]    | Output |
| AWSIZE   | awsize_s[2:0]                  | Input  | awsize_m[2:0]                  | Output | awsize_ptw[2:0]   | Output |
| AWBURST  | awburst_s[1:0]                 | Input  | awburst_m[1:0]                 | Output | awburst_ptw[1:0]  | Output |
| AWLOCK   | awlock_s[0]                    | Input  | awlock_m[0]                    | Output | awlock_ptw[0]     | Output |
| AWCACHE  | awcache_s[3:0]                 | Input  | awcache_m[3:0]                 | Output | awcache_ptw[3:0]  | Output |
| AWPROT   | awprot_s[2:0]                  | Input  | awprot_m[2:0]                  | Output | awprot_ptw[2:0]   | Output |
| AWVALID  | awvalid_s[0]                   | Input  | awvalid_m[0]                   | Output | awvalid_ptw[0]    | Output |
| AWREGION | awregion_s[3:0]                | Input  | awregion_m[3:0]                | Output | awregion_ptw[3:0] | Output |
| AWQOS    | awqos_s[3:0]                   | Input  | awqos_m[3:0]                   | Output | awqos_ptw[3:0]    | Input  |
| AWUSER   | awuser_s[AWUSER_<br>WIDTH-1:0] | Input  | awuser_m[AWUSER_WIDTH<br>+5:0] | Output | -                 | -      |
| AWREADY  | awready_s[0]                   | Output | awready_m[0]                   | Input  | awready_ptw[0]    | Output |

#### A.3.2 Write data channel signals

Table A-13 shows the AXI4 write data channel signals for the slave port of the TLB block.

I/O AXI4 **TLB slave port WDATA** For 64-bit The data width is wdata\_s[63:0]. Input For 128-bit The data width is wdata\_s[127:0]. WSTRB For 64-bit The data width is **wstrb\_s**[7:0]. Input For 128-bit The data width is wstrb\_s[15:0]. WLAST wlast\_s[0] Input WVALID wvalid\_s[0] Input WREADY wready\_s[0] Output **WUSER** wuser\_s[WUSER\_WIDTH-1:0] Input

Table A-13 Write data channel signals for the slave port of the TLB block

Table A-14 shows the AXI4 write data channel signals for the master port of the TLB block.

Table A-14 Write data channel signals for the master port of the TLB block

| AXI4   | TLB master                | port                                                                                | I/O    |
|--------|---------------------------|-------------------------------------------------------------------------------------|--------|
| WDATA  | For 64-bit<br>For 128-bit | The data width is wdata_m[63:0].<br>The data width is wdata_m[127:0].               | Output |
| WSTRB  | For 64-bit<br>For 128-bit | The data width is <b>wstrb_m[7:0]</b> .<br>The data width is <b>wstrb_m[15:0]</b> . | Output |
| WLAST  | wlast_m[0]                |                                                                                     | Output |
| WVALID | wvalid_m[0]               |                                                                                     | Output |
| WREADY | wready_m[0]               |                                                                                     | Input  |
| WUSER  | wuser_m[Wl                | USER_WIDTH-1:0]                                                                     | Output |

Table A-15 shows the AXI4 write data channel signals for the master port of the PTW block.

| AXI4   | PTW maste                 | r port                                                                                  | I/O    |
|--------|---------------------------|-----------------------------------------------------------------------------------------|--------|
| WDATA  | For 64-bit<br>For 128-bit | The data width is wdata_ptw[63:0].<br>The data width is wdata_ptw[127:0].               | Output |
| WSTRB  | For 64-bit<br>For 128-bit | The data width is <b>wstrb_ptw[7:0]</b> .<br>The data width is <b>wstrb_ptw[15:0]</b> . | Output |
| WLAST  | wlast_ptw[0]              |                                                                                         | Output |
| WVALID | wvalid_ptw[(              | )]                                                                                      | Output |
| WREADY | wready_ptw                | 0]                                                                                      | Input  |
| WUSER  | -                         |                                                                                         | -      |

#### A.3.3 Write response channel signals

Table A-16 shows the AXI4 write response channel signals.

| AXI4   | TLB slave port               | I/O    | TLB master port          | I/O    | PTW master port | I/O    |
|--------|------------------------------|--------|--------------------------|--------|-----------------|--------|
| BID    | bid_s[I_S:0]                 | Output | bid_m[I_M:0]             | Input  | bid_ptw[I_P:0]  | Input  |
| BRESP  | bresp_s[1:0]                 | Output | bresp_m[1:0]             | Input  | bresp_ptw[1:0]  | Input  |
| BVALID | bvalid_s[0]                  | Output | bvalid_m[0]              | Input  | bvalid_ptw[0]   | Input  |
| BUSER  | buser_s[BUSER_WIDTH-<br>1:0] | Output | buser_m[BUSER_WIDTH-1:0] | Input  | -               | -      |
| BREADY | bready_s[0]                  | Input  | bready_m[0]              | Output | bready_ptw[0]   | Output |

#### A.3.4 Read address channel signals

Table A-17 shows the AXI4 read address channel signals.

| AXI4     | TLB slave port                 | I/O    | TLB master port            | I/O    | PTW master port   | I/O    |
|----------|--------------------------------|--------|----------------------------|--------|-------------------|--------|
| ARID     | arid_s[I_S:0]                  | Input  | arid_m[I_M:0]              | Output | arid_ptw[I_P:0]   | Output |
| ARADDR   | araddr_s[39:0]                 | Input  | araddr_m[39:0]             | Output | araddr_ptw[39:0]  | Output |
| ARLEN    | arlen_s[7:0]                   | Input  | arlen_m[7:0]               | Output | arlen_ptw[7:0]    | Output |
| ARSIZE   | arsize_s[2:0]                  | Input  | arsize_m[2:0]              | Output | arsize_ptw[2:0]   | Output |
| ARBURST  | arburst_s[1:0]                 | Input  | arburst_m[1:0]             | Output | arburst_ptw[1:0]  | Output |
| ARLOCK   | arlock_s[0]                    | Input  | arlock_m[0]                | Output | arlock_ptw[0]     | Output |
| ARCACHE  | arcache_s[3:0]                 | Input  | arcache_m[3:0]             | Output | arcache_ptw[3:0]  | Output |
| ARPROT   | arprot_s[2:0]                  | Input  | arprot_m[2:0]              | Output | arprot_ptw[2:0]   | Output |
| ARVALID  | arvalid_s[0]                   | Input  | arvalid_m[0]               | Output | arvalid_ptw[0]    | Output |
| ARREGION | arregion_s[3:0]                | Input  | arregion_m[3:0]            | Output | arregion_ptw[3:0] | Output |
| ARQOS    | arqos_s[3:0]                   | Input  | arqos_m[3:0]               | Output | arqos_ptw[3:0]    | Output |
| ARUSER   | aruser_s[ARUSER_<br>WIDTH-1:0] | Input  | aruser_m[ARUSER_WIDTH+5:0] | Output | aruser_ptw[5:0]   | Output |
| ARREADY  | arready_s[0]                   | Output | arready_m[0]               | Input  | arready_ptw[0]    | Input  |

#### Table A-17 Read address channel signals

#### A.3.5 Read data channel signals

Table A-18 shows the AXI4 read data channel signals for the slave port of the TLB block.

| AXI4   | TLB slave port                                                                         | I/O    |
|--------|----------------------------------------------------------------------------------------|--------|
| RID    | rid_s[I_S:0]                                                                           | Output |
| RDATA  | For 64-bitThe data width is rdata_s[63:0].For 128-bitThe data width is rdata_s[127:0]. | Output |
| RRESP  | rresp_s[1:0]                                                                           | Output |
| RLAST  | rlast_s[0]                                                                             | Output |
| RVALID | rvalid_s[0]                                                                            | Output |
| RUSER  | ruser_s[RUSER_WIDTH-1:0]                                                               | Output |
| RREADY | rready_s[0]                                                                            | Input  |

Table A-18 Read data channel signals for the slave port of the TLB block

Table A-19 shows the AXI4 read data channel signals for the master port of the TLB block.

Table A-19 Read data channel signals for the master port of the TLB block

| AXI4   | TLB master port                                                                        | I/O    |
|--------|----------------------------------------------------------------------------------------|--------|
| RID    | rid_m[I_M:0]                                                                           | Input  |
| RDATA  | For 64-bitThe data width is rdata_m[63:0].For 128-bitThe data width is rdata_m[127:0]. | Input  |
| RRESP  | rresp_m[1:0]                                                                           | Input  |
| RLAST  | rlast_m[0]                                                                             | Input  |
| RVALID | rvalid_m[0]                                                                            | Input  |
| RUSER  | ruser_m[RUSER_WIDTH-1:0]                                                               | Input  |
| RREADY | rready_m[0]                                                                            | Output |

Table A-20 shows the AXI4 read data channel signals for the master port of the PTW block.

| AXI4   | PTW master port                                                                            | I/O    |
|--------|--------------------------------------------------------------------------------------------|--------|
| RID    | rid_ptw[I_P:0]                                                                             | Input  |
| RDATA  | For 64-bitThe data width is rdata_ptw[63:0].For 128-bitThe data width is rdata_ptw[127:0]. | Input  |
| RRESP  | rresp_ptw[3:0]                                                                             | Input  |
| RLAST  | rlast_ptw[0]                                                                               | Input  |
| RVALID | rvalid_ptw[0]                                                                              | Input  |
| RUSER  | -                                                                                          | Input  |
| RREADY | rready_ptw[0]                                                                              | Output |

## A.4 ACE-Lite signals

The following sections list the ACE-Lite signals:

- Write address channel signals.
- Write data channel signals on page A-13.
- Write response channel signals on page A-14.
- Read address channel signals on page A-14.
- *Read data channel signals* on page A-15.
- *Snoop channel signals* on page A-16.

See the *CoreLink MMU-401 System Memory Management Unit AMBA Designer (ADR-400) User Guide Supplement* for more information on the following ID widths:

- Master ID width, I\_M.
- Slave ID width, I S.
- PTW ID width, I P.

#### A.4.1 Write address channel signals

Table A-21 shows the ACE-Lite write address channel signals.

#### ACE-Lite **TLB** slave port I/O **TLB** master port I/O **PTW** master port I/O Output AWID awid s[I S:0] Input awid m[I M:0] awid ptw[I P:0] Output AWADDR awaddr\_s[39:0] Input awaddr\_m[39:0] Output awaddr\_ptw[39:0] Output AWLEN awlen\_s[7:0] awlen\_m[7:0] Output awlen\_ptw[7:0] Output Input AWSIZE awsize\_s[2:0] Input awsize\_m[2:0] Output awsize\_ptw[2:0] Output AWBURST awburst s[1:0] awburst m[1:0] Output awburst ptw[1:0] Output Input AWLOCK awlock\_s[0] Input awlock\_m[0] Output awlock\_ptw[0] Output AWCACHE awcache\_m[3:0] Output awcache\_ptw[3:0] Output awcache\_s[3:0] Input AWPROT awprot\_s[2:0] Input awprot m[2:0] Output awprot\_ptw[2:0] Output AWVALID awvalid\_s[0] Input awvalid\_m[0] Output awvalid\_ptw[0] Output AWREGION awregion\_s[3:0] Input awregion\_m[3:0] Output awregion\_ptw[3:0] Output AWQOS awqos\_s[3:0] Input awqos\_m[3:0] Output awqos\_ptw[3:0] Output AWSNOOP awsnoop\_s[2:0] Input awsnoop\_m[2:0] Output awsnoop\_ptw[2:0] Output AWBAR awbar\_s[1:0] Input awbar\_m[1:0] Output awbar\_ptw[1:0] Output **AWDOMAIN** awdomain s[1:0] Input awdomain m[1:0] Output awdomain ptw[1:0] Output AWUSER awuser s[AWUSER Input awuser\_m[AWUSER\_WIDTH Output WIDTH+3:0] +3:0] AWREADY Output awready\_m[0] Input awready\_ptw[0] Input awready\_s[0]

#### Table A-21 Write address channel signals

#### A.4.2 Write data channel signals

Table A-22 shows the ACE-Lite write data channel signals for the slave port of the TLB block.

I/O ACE-Lite **TLB slave port WDATA** For 64-bit The data width is wdata\_s[63:0]. Input For 128-bit The data width is wdata\_s[127:0]. WSTRB For 64-bit The data width is **wstrb\_s**[7:0]. Input For 128-bit The data width is wstrb\_s[15:0]. WLAST wlast\_s[0] Input WVALID wvalid\_s[0] Input WUSER wuser\_s[WUSER\_WIDTH-1:0] Input WREADY Output wready\_s[0]

Table A-22 Write data channel signals for the slave port of the TLB block

Table A-23 shows the ACE-Lite write data channel signals for the master port of the TLB block.

Table A-23 Write data channel signals for the master port of the TLB block

| ACE-Lite | TLB master                | port                                                                                  | I/O    |
|----------|---------------------------|---------------------------------------------------------------------------------------|--------|
| WDATA    | For 64-bit<br>For 128-bit | The data width is <b>wdata_m[63:0]</b> .<br>The data width is <b>wdata_m[127:0]</b> . | Output |
| WSTRB    | For 64-bit<br>For 128-bit | The data width is <b>wstrb_m[7:0]</b> .<br>The data width is <b>wstrb_m[15:0]</b> .   | Output |
| WLAST    | wlast_m[0]                |                                                                                       | Output |
| WVALID   | wvalid_m[0]               |                                                                                       | Output |
| WUSER    | wuser_m[Wl                | JSER_WIDTH-1:0]                                                                       | Output |
| WREADY   | wready_m[0]               |                                                                                       | Input  |

Table A-24 shows the ACE-Lite write data channel signals for the master port of the PTW block.

| Table A-24 Write data channe | el signals for the ma | aster port of the PTW block |
|------------------------------|-----------------------|-----------------------------|
|------------------------------|-----------------------|-----------------------------|

| ACE-Lite | PTW maste                 | PTW master port                                                                         |        |  |
|----------|---------------------------|-----------------------------------------------------------------------------------------|--------|--|
| WDATA    | For 64-bit<br>For 128-bit | The data width is wdata_ptw[63:0].<br>The data width is wdata_ptw[127:0].               | Output |  |
| WSTRB    | For 64-bit<br>For 128-bit | The data width is <b>wstrb_ptw[7:0]</b> .<br>The data width is <b>wstrb_ptw[15:0]</b> . | Output |  |
| WLAST    | wlast_ptw[0]              |                                                                                         | Output |  |
| WVALID   | wvalid_ptw[               | D]                                                                                      | Output |  |
| WUSER    | -                         |                                                                                         | -      |  |
| WREADY   | wready_ptw                | [0]                                                                                     | Input  |  |

#### A.4.3 Write response channel signals

Table A-25 shows the ACE-Lite write response channel signals.

#### Table A-25 Write response channel signals

| ACE-Lite | TLB slave port               | I/O    | TLB master port          | I/O    | PTW master port | I/O    |
|----------|------------------------------|--------|--------------------------|--------|-----------------|--------|
| BID      | bid_s[I_S:0]                 | Input  | bid_m[I_M:0]             | Output | bid_ptw[I_P:0]  | Output |
| BRESP    | bresp_s[1:0]                 | Output | bresp_m[1:0]             | Input  | bresp_ptw[1:0]  | Input  |
| BVALID   | bvalid_s[0]                  | Output | bvalid_m[0]              | Input  | bvalid_ptw[0]   | Input  |
| BUSER    | buser_s[BUSER_WIDTH-<br>1:0] | Output | buser_m[BUSER_WIDTH-1:0] | Input  | -               | -      |
| BREADY   | bready_s[0]                  | Input  | bready_m[0]              | Output | bready_ptw[0]   | Output |

#### A.4.4 Read address channel signals

Table A-26 shows the ACE-Lite read address channel signals.

#### Table A-26 Read address channel signals

| ACE-Lite | TLB slave port                 | I/O    | TLB master port                | I/O    | PTW master port   | I/O    |
|----------|--------------------------------|--------|--------------------------------|--------|-------------------|--------|
| ARID     | arid_s[I_S:0]                  | Input  | arid_m[I_M:0]                  | Output | arid_ptw[I_P:0]   | Output |
| ARADDR   | araddr_s[39:0]                 | Input  | araddr_m[39:0]                 | Output | araddr_ptw[39:0]  | Output |
| ARLEN    | arlen_s[7:0]                   | Input  | arlen_m[7:0]                   | Output | arlen_ptw[7:0]    | Output |
| ARSIZE   | arsize_s[2:0]                  | Input  | arsize_m[2:0]                  | Output | arsize_ptw[2:0]   | Output |
| ARBURST  | arburst_s[1:0]                 | Input  | arburst_m[1:0]                 | Output | arburst_ptw[1:0]  | Output |
| ARLOCK   | arlock_s[0]                    | Input  | arlock_m[0]                    | Output | arlock_ptw[0]     | Output |
| ARCACHE  | arcache_s[3:0]                 | Input  | arcache_m[3:0]                 | Output | arcache_ptw[3:0]  | Output |
| ARPROT   | arprot_s[2:0]                  | Input  | arprot_m[2:0]                  | Output | arprot_ptw[2:0]   | Output |
| ARVALID  | arvalid_s[0]                   | Input  | arvalid_m[0]                   | Output | arvalid_ptw[0]    | Output |
| ARREGION | arregion_s[3:0]                | Input  | arregion_m[3:0]                | Output | arregion_ptw[3:0] | Output |
| ARQOS    | arqos_s[3:0]                   | Input  | arqos_m[3:0]                   | Output | arqos_ptw[3:0]    | Output |
| ARSNOOP  | arsnoop_s[3:0]                 | Input  | arsnoop_m[3:0]                 | Output | arsnoop_ptw[3:0]  | Output |
| ARBAR    | arbar_s[1:0]                   | Input  | arbar_m[1:0]                   | Output | arbar_ptw[1:0]    | Output |
| ARDOMAIN | ardomain_s[1:0]                | Input  | ardomain_m[1:0]                | Output | ardomain_ptw[1:0] | Output |
| ARUSER   | aruser_s[ARUSER_<br>WIDTH-1:0] | Input  | aruser_m[ARUSER_WIDTH+<br>3:0] | Output | aruser_ptw[3:0]   | Output |
| ARREADY  | arready_s[0]                   | Output | arready_m[0]                   | Input  | arready_ptw[0]    | Input  |

#### A.4.5 Read data channel signals

Table A-27 shows the ACE-Lite read data channel signals for the slave port of the TLB block.

| ACE-Lite | TLB slave port                                                                         | I/O    |
|----------|----------------------------------------------------------------------------------------|--------|
| RID      | rid_s[I_S:0]                                                                           | Output |
| RDATA    | For 64-bitThe data width is rdata_s[63:0].For 128-bitThe data width is rdata_s[127:0]. | Output |
| RRESPa   | rresp_s[1:0]                                                                           | Output |
| RLAST    | rlast_s[0]                                                                             | Output |
| RVALID   | rvalid_s[0]                                                                            | Output |
| RUSER    | ruser_s[RUSER_WIDTH-1:0]                                                               | Output |
| RREADY   | rready_s[0]                                                                            | Input  |

Table A-27 Read data channel signals for the slave port of the TLB block

a. In the ACE-Lite specification, the **RRESP** signal is two bits wide. However, when a shared interface is used in the MMU-401 to enable DVM operations, the ACE protocol definition is used to include the AC and CR signals. As a result, the **RRESP** signal is increased in size by two bits, that is [3:0]. Bit[3] and bit[2] are not on the ACE-Lite interfaces, so you can tie the **RRESP[3:2]** signal to 0x0.

Table A-28 shows the ACE-Lite read data channel signals for the master port of the TLB block.

| ACE-Lite           | TLB master port                                                                        | I/O    |
|--------------------|----------------------------------------------------------------------------------------|--------|
| RID                | rid_m[I_M:0]                                                                           | Input  |
| RDATA              | For 64-bitThe data width is rdata_m[63:0].For 128-bitThe data width is rdata_m[127:0]. | Input  |
| RRESP <sup>a</sup> | rresp_m[1:0]                                                                           | Input  |
| RLAST              | rlast_m[0]                                                                             | Input  |
| RVALID             | rvalid_m[0]                                                                            | Input  |
| RUSER              | ruser_m[RUSER_WIDTH-1:0]                                                               | Input  |
| RREADY             | rready_m[0]                                                                            | Output |

#### Table A-28 Read data channel signals for the master port of the TLB block

a. In the ACE-Lite specification, the **RRESP** signal is two bits wide. However, when a shared interface is used in the MMU-401 to enable DVM operations, the ACE protocol definition is used to include the AC and CR signals. As a result, the **RRESP** signal is increased in size by two bits, that is [3:0]. Bit[3] and bit[2] are not on the ACE-Lite interfaces, so you can tie the **RRESP[3:2]** signal to 0x0.

Table A-29 shows the ACE-Lite read data channel signals for the master port of the PTW block.

ACE-Lite I/O **PTW master port** RID rid\_ptw[I\_P:0] Input **RDATA** For 64-bit The data width is rdata ptw[63:0]. Input For 128-bit The data width is rdata\_ptw[127:0]. RRESPa rresp\_ptw[1:0] Input RLAST rlast\_ptw[0] Input **RVALID** rvalid\_ptw[0] Input RUSER -\_ RREADY rready\_ptw[0] Output

 Table A-29 Read data channel signals for the master port of the PTW block

a. In the ACE-Lite specification, the **RRESP** signal is two bits wide. However, when a shared interface is used in the MMU-401 to enable DVM operations, the ACE protocol definition is used to include the AC and CR signals. As a result, the **RRESP** signal is increased in size by 2 bits, that is [3:0]. Bit[3] and bit[2] are not on the ACE-Lite interfaces, so you can tie the **RRESP**[3:2] signal to 0x0.

#### A.4.6 Snoop channel signals

Table A-30 shows the ACE-Lite snoop channel signals.

| ACE-Lite     | Signal          | Width | I/O    | Description                                  |
|--------------|-----------------|-------|--------|----------------------------------------------|
| Snoop addres | ss channel sign | als   |        |                                              |
| ACADDR       | acaddr_m        | 40    | Input  | Snoop address.                               |
| ACPROT       | acprot_m        | 3     | Input  | Snoop protection information.                |
| ACVALID      | acvalid_m       | 1     | Input  | Valid signal for the snoop address channel.  |
| ACSNOOP      | acsnoop_m       | 4     | Input  | Snoop transaction type.                      |
| ACREADY      | acready_m       | 1     | Output | Ready signal for the snoop address channel.  |
| Snoop respon | ise channel sig | nals  |        |                                              |
| CRRESP       | crresp_m        | 5     | Output | Snoop response.                              |
| CRVALID      | crvalid_m       | 1     | Output | Valid signal for the snoop response channel. |
| CRREADY      | crready_m       | 1     | Input  | Ready signal for the snoop response channel. |

#### Table A-30 Snoop channel signals

### A.5 APB signals

This section describes the APB signals for the following:

- APB4 signals.
- APB3 signals.

#### A.5.1 APB4 signals

Table A-31 shows the APB4 signals.

#### Table A-31 APB4 signals

| AMBA equivalent | APB4 signals | Width | I/O    |
|-----------------|--------------|-------|--------|
| PADDR           | paddr        | 32    | Input  |
| PWDATA          | pwdata       | 32    | Input  |
| PSTROBE         | pstrobe      | 4     | Input  |
| PPROT           | pprot        | 3     | Input  |
| PWRITE          | pwrite       | 1     | Input  |
| PENABLE         | penable      | 1     | Input  |
| PSELx           | psel         | 1     | Input  |
| PRDATA          | prdata       | 32    | Output |
| PSLVERR         | pslverr      | 1     | Output |
| PREADY          | pready       | 1     | Output |
| PCLKEN          | pclken       | 1     | Input  |
|                 |              |       |        |

#### A.5.2 APB3 signals

Table A-32 shows the APB3 Secure and Non-secure signals.

#### Table A-32 APB3 signals

| AMBA equivalent | Secure APB3 signal     | I/O    | Non-secure APB3 signal | I/O    |
|-----------------|------------------------|--------|------------------------|--------|
| PADDR           | paddr_s[31:0]          | Input  | paddr_ns[31:0]         | Input  |
| PWDATA          | pwdata_s[31:0]         | Input  | pwdata_ns[31:0]        | Input  |
| PWRITE          | <pre>pwrite_s[0]</pre> | Input  | pwrite_ns[0]           | Input  |
| PENABLE         | penable_s[0]           | Input  | penable_ns[0]          | Input  |
| PSELx           | psel_s[0]              | Input  | psel_ns[0]             | Input  |
| PRDATA          | prdata_s[31:0]         | Output | prdata_ns[31:0]        | Output |
| PSLVERR         | pslverr_s[0]           | Output | pslverr_ns[0]          | Output |
| PREADY          | pready_s[0]            | Output | pready_ns[0]           | Output |
| PCLKEN          | pclken_s[0]            | Input  | -                      | -      |

## A.6 LPI signals

Table A-33 shows the LPI signals.

|                 |             |        |             | U      |
|-----------------|-------------|--------|-------------|--------|
| AMBA equivalent | TLB block   | I/O    | PTW block   | I/O    |
| CACTIVE         | cactive_tbu | Output | cactive_tcu | Output |
| CSYSREQ         | csysreq_tbu | Input  | csysreq_tcu | Input  |
| CSYSACK         | csysack_tbu | Output | csysack_tcu | Output |

### A.7 Miscellaneous signals

This section describes the non-AMBA signals as follows:

- Sideband signals.
- Interrupt signals.
- *MBIST signals* on page A-20.
- *Authentication interface signal* on page A-20.
- *Tie-off signals* on page A-21.
- *Performance event signals* on page A-21.

#### A.7.1 Sideband signals

Table A-34 shows the sideband signals.

#### Table A-34 Sideband signals

| Signal    | I/O   | Width | Description                                                                                                                                                                                     |
|-----------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| rsb_ns    | Input | 1     | Determines the Non-secure state of an incoming read transaction. The value of this signal can change with value of the <b>arvalid</b> signal.                                                   |
| wsb_ns    | Input | 1     | Determines the Non-secure state of an incoming write transaction. The value of this signal can change with the value of the <b>awvalid</b> signal.                                              |
| wsb_ssd   | Input | 0-15  | Indicates the SSD index. If the <b>rsb_ns</b> or <b>wsb_ns</b> signal exists, then this signal does not exist. The value of this signal can change with the value of the <b>awvalid</b> signal. |
| rsb_ssd   | Input | 0-15  | Indicates the SSD index. If the <b>rsb_ns</b> or <b>wsb_ns</b> signal exists, then this signal does not exist. The value of this signal can change with the value of the <b>arvalid</b> signal. |
| wsb_sid_s | Input | 1-15  | Indicate the write stream ID. The value of this signal can change with the value of the <b>awvalid</b> signal.                                                                                  |
| rsb_sid_s | Input | 1-15  | Sideband signal to indicate the read stream ID. The value of this signal can change with the value of the <b>arvalid</b> signal.                                                                |

#### A.7.2 Interrupt signals

Table A-35 shows the interrupt signals generated from the MMU-401. See the *ARM System Memory Management Unit Architecture Specification* for more information.

#### Table A-35 Interrupt signals

| Signal I/O Width Description |        | Description                                                      |                                                |  |  |  |
|------------------------------|--------|------------------------------------------------------------------|------------------------------------------------|--|--|--|
| cfg_flt_irpt_s               | Output | but         1         Secure configuration access fault interrup |                                                |  |  |  |
| cfg_flt_irpt_ns              | Output | 1                                                                | Non-secure configuration access fault interrup |  |  |  |
| glbl_flt_irpt_s              | Output | 1                                                                | Global Secure fault interrupt.                 |  |  |  |
| glbl_flt_irpt_ns             | Output | 1                                                                | Global Non-secure fault interrupt.             |  |  |  |
| prf_irpt                     | Output | 1                                                                | Performance interrupt.                         |  |  |  |
| cxt_irpt_ns                  | Output | 1                                                                | Non-secure context interrupt.                  |  |  |  |
| comb_irpt_ns                 | Output | 1                                                                | Non-secure combined interrupt.                 |  |  |  |
| comb_irpt_s                  | Output | 1                                                                | Secure combined interrupt.                     |  |  |  |
|                              |        |                                                                  |                                                |  |  |  |

#### A.7.3 MBIST signals

The MMU-401 supports a standard ARM MBIST interface to ensure that timing is met after inserting an MBIST multiplexer. You must not insert any MBIST multiplexers. This interface exists only when the RAM option is selected for the TLB data. See the *CoreLink MMU-401 System Memory Management Unit Implementation Guide* for more information.

Table A-36 shows the MBIST signals.

#### Table A-36 MBIST signals

| Signal       | I/O    | Width                | Description                                                                          |  |  |
|--------------|--------|----------------------|--------------------------------------------------------------------------------------|--|--|
| mbistreq     | Input  | 1                    | MBIST request from the MBIST controller to the TLB RAM.                              |  |  |
| mbistack     | Output | 1                    | Acknowlegement from the MMU-401 that it is ready for an MBIST operation.             |  |  |
| mbistaddr    | Input  | TLB_INDEX_WIDTHa-1:0 | 1:0 Right-justified address. This address is same as the physical address of memory. |  |  |
| mbistreaden  | Input  | 1                    | Read enable.                                                                         |  |  |
| mbistwriteen | Input  | 1                    | Write enable.                                                                        |  |  |
| mbistindata  | Input  | 52                   | Write data.                                                                          |  |  |
| mbistoutdata | Output | 52                   | Read data, that is valid for three clocks after read enable is set.                  |  |  |

a. Where, TLB\_INDEX\_WIDTH is equal to log 2<sup>TLB depth</sup>.

#### A.7.4 Authentication interface signal

The authentication interface disables AXI accesses. Table A-37 shows the authentication interface signal. See the *CoreSight Architecture Specification* for more information.

| Signal  | I/O   | Width | Description                                                                                                                                               |  |
|---------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| spniden | Input | 1     | Secure privileged Non-invasive debug enable. When the <b>spniden</b> signal is high, it enables counting of Secure events.<br>The options are as follows: |  |
|         |       |       | 0b0 Secure events are not counted as part of performance counters.                                                                                        |  |
|         |       |       | Øb1Secure events are counted as part of performance counters.                                                                                             |  |

### Table A-37 Authentication interface signal

### A.7.5 Tie-off signals

Table A-38 shows the tie-off signals.

Table A-38 Tie-off signals

| Signal        | I/O   | Width | Descript                                                                                                                                                                                             | tion                                                                                                                                         |  |  |
|---------------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| cfg_cttw      | Input | -     |                                                                                                                                                                                                      | Static configuration to indicate whether the MMU-401 performs coherent page table walks. The value of this signal cannot change after reset. |  |  |
| testmode      | Input | 1     | When this<br>0b0<br>0b1                                                                                                                                                                              | s signal is high, the DFT mode is enabled within the design. The options are as follows:<br>Functional mode.<br>Test mode.                   |  |  |
| cfg_normalize | Ι     | 1     | This signal indicates the reset value of the SACR.NORMALIZE bit. You can specify one of<br>following options:0b0The reset value of SACR.NORMALIZE is 0b00b1The reset value of SACR.NORMALIZE is 0b1. |                                                                                                                                              |  |  |

### A.7.6 Performance event signals

Table A-39 shows the performance event signals.

#### Table A-39 Performance event signals

| Signal          | I/O    | Width | Description                                                       |  |
|-----------------|--------|-------|-------------------------------------------------------------------|--|
| event_clk       | Output | 1     | Event of every clock of the TLB block.                            |  |
| event_clk64     | Output | 1     | Event of every 64th clock of the TLB block.                       |  |
| event_wr_access | Output | 1     | Event of every write access that passes through the TLB block     |  |
| event_rd_access | Output | 1     | Event of every read access that passes through the TLB block.     |  |
| event_wr_refill | Output | 1     | Event of the allocation in the TLB as a result of a write access. |  |
| event_rd_refill | Output | 1     | Event of the allocation in the TLB as a result of a read access.  |  |

# Appendix B **Revisions**

This appendix describes the technical changes between released issues of this book.

#### Table B-1 Issue A

| Change                    | Location | Affects |
|---------------------------|----------|---------|
| No changes, first release | -        | -       |

### Table B-2 Difference between Issue A and Issue B

| Change                                                                                                                                                                                                                                          | Location                                                                                          | Affects |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------|
| <ul> <li>Added normalization support information to the following sectios:</li> <li>Normalization of memory attributes on page 2-12.</li> <li>Auxiliary Configuration registers on page 3-16.</li> <li>Tie-off signals on page A-21.</li> </ul> | Chapter 2 Functional Description<br>Chapter 3 Programmers Model<br>Appendix A Signal Descriptions | r0p1    |