# ARM<sup>®</sup> CoreSight<sup>™</sup> ETM-M33

Revision: r0p2

**Technical Reference Manual** 



## ARM<sup>®</sup> CoreSight<sup>™</sup> ETM-M33

#### **Technical Reference Manual**

Copyright © 2016, 2017 ARM Limited or its affiliates. All rights reserved.

#### **Release Information**

#### **Document History**

| Issue   | Date                                                         | Confidentiality  | Change                  |
|---------|--------------------------------------------------------------|------------------|-------------------------|
| 0000-00 | 09 September 2016                                            | Confidential     | First release for r0p0. |
| 0001-00 | 0001-00 03 February 2017 Confidential First release for r0p1 |                  | First release for r0p1  |
| 0002-00 | 10 May 2017                                                  | Non-Confidential | First release for r0p2  |

#### **Non-Confidential Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM. **No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.** 

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to ARM's customers is not intended to create or refer to any partnership relationship with any other company. ARM may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any signed written agreement covering this document with ARM, then the signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

Words and logos marked with <sup>®</sup> or <sup>™</sup> are registered trademarks or trademarks of ARM Limited or its affiliates in the EU and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow ARM's trademark usage guidelines at *http://www.arm.com/about/trademark-usage-guidelines.php* 

Copyright © 2016, 2017, ARM Limited or its affiliates. All rights reserved.

ARM Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-20349

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

Unrestricted Access is an ARM internal classification.

#### **Product Status**

The information in this document is Final, that is for a developed product.

#### Web Address

http://www.arm.com

# Contents ARM<sup>®</sup> CoreSight<sup>™</sup> ETM-M33 Technical Reference Manual

|            | Prefa        | ace                          |       |  |
|------------|--------------|------------------------------|-------|--|
|            |              | About this book              | 8     |  |
|            |              | Feedback                     | 11    |  |
| Part A     | ETN          | M-M33 Functional Description |       |  |
| Chapter A1 | Introduction |                              |       |  |
|            | A1.1         | About the CoreSight ETM-M33  | A1-16 |  |
|            | A1.2         | Compliance                   | A1-18 |  |
|            | A1.3         | Features                     | A1-19 |  |
|            | A1.4         | Interfaces                   | A1-21 |  |
|            | A1.5         | Configurable options         | A1-22 |  |
|            | A1.6         | Test features                | A1-23 |  |
|            | A1.7         | Design process               | A1-24 |  |
|            | A1.8         | Documentation                | A1-25 |  |
|            | A1.9         | Product revisions            | A1-26 |  |
| Chapter A2 | Fund         | ctional Description          |       |  |
|            | A2.1         | About the functions          | A2-28 |  |
|            | A2.2         | ETMEVENT connectivity        | A2-30 |  |
|            | A2.3         | Operation                    | A2-31 |  |
|            |              |                              |       |  |

| Programmers Model |                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A3.1              |                                                                                                                                                                                                                                                                                                                                                                                                                        | A3-36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| A3.2              |                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| ETM               | I-M33 Register Descriptions                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| ETM-              | M33 registers                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| B1.1              | Register summary                                                                                                                                                                                                                                                                                                                                                                                                       | B1-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.2              | Programming Control Register                                                                                                                                                                                                                                                                                                                                                                                           | B1-49                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.3              | Status Register                                                                                                                                                                                                                                                                                                                                                                                                        | B1-50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.4              | Trace Configuration Register                                                                                                                                                                                                                                                                                                                                                                                           | B1-51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.5              | Auxiliary Control Register                                                                                                                                                                                                                                                                                                                                                                                             | B1-53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.6              | Event Control 0 Register                                                                                                                                                                                                                                                                                                                                                                                               | B1-54                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.7              | Event Control 1 Register                                                                                                                                                                                                                                                                                                                                                                                               | B1-55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.8              | Stall Control Register                                                                                                                                                                                                                                                                                                                                                                                                 | B1-56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.9              | Global Timestamp Control Register                                                                                                                                                                                                                                                                                                                                                                                      | B1-57                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.10             | Synchronization Period Register                                                                                                                                                                                                                                                                                                                                                                                        | B1-58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.11             | Cycle Count Control Register                                                                                                                                                                                                                                                                                                                                                                                           | B1-59                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.12             | Trace ID Register                                                                                                                                                                                                                                                                                                                                                                                                      | B1-60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.13             | ViewInst Main Control Register                                                                                                                                                                                                                                                                                                                                                                                         | B1-61                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.14             | Counter Reload Value Registers 0                                                                                                                                                                                                                                                                                                                                                                                       | B1-63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.15             | ID Register 8-13                                                                                                                                                                                                                                                                                                                                                                                                       | B1-64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.16             | Implementation Specific Register 0                                                                                                                                                                                                                                                                                                                                                                                     | B1-66                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.17             | ID Register 0                                                                                                                                                                                                                                                                                                                                                                                                          | B1-67                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.18             | ID Register 1                                                                                                                                                                                                                                                                                                                                                                                                          | B1-69                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.19             | ID Register 2                                                                                                                                                                                                                                                                                                                                                                                                          | B1-70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.20             | ID Register 3                                                                                                                                                                                                                                                                                                                                                                                                          | B1-71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.21             | ID Register 4                                                                                                                                                                                                                                                                                                                                                                                                          | B1-73                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.22             | ID Register 5                                                                                                                                                                                                                                                                                                                                                                                                          | B1-75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.23             | Resource Selection Registers 2-3                                                                                                                                                                                                                                                                                                                                                                                       | B1-77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.24             | Single-shot Comparator Control Register 0                                                                                                                                                                                                                                                                                                                                                                              | B1-78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.25             | Single-shot Comparator Status Register 0                                                                                                                                                                                                                                                                                                                                                                               | B1-79                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.26             | Single-shot Processor Comparator Input Control Register                                                                                                                                                                                                                                                                                                                                                                | B1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.27             | Power Down Control Register                                                                                                                                                                                                                                                                                                                                                                                            | B1-81                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.28             | Power Down Status Register                                                                                                                                                                                                                                                                                                                                                                                             | B1-82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.29             | Integration test registers                                                                                                                                                                                                                                                                                                                                                                                             | B1-83                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.30             | Claim Tag Set Register                                                                                                                                                                                                                                                                                                                                                                                                 | B1-87                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.31             | Claim Tag Clear Register                                                                                                                                                                                                                                                                                                                                                                                               | B1-88                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.32             | Authentication Status Register                                                                                                                                                                                                                                                                                                                                                                                         | B1-89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.33             | Device Architecture Register                                                                                                                                                                                                                                                                                                                                                                                           | B1-90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.34             | Device ID Register                                                                                                                                                                                                                                                                                                                                                                                                     | B1-91                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.35             | Device Type Register                                                                                                                                                                                                                                                                                                                                                                                                   | B1-92                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| B1.36             |                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| B1.37             |                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Aop               | endices                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                   | A3.1<br>A3.2<br>ETN<br>B1.1<br>B1.2<br>B1.3<br>B1.4<br>B1.5<br>B1.6<br>B1.7<br>B1.8<br>B1.9<br>B1.10<br>B1.11<br>B1.12<br>B1.13<br>B1.14<br>B1.12<br>B1.13<br>B1.14<br>B1.15<br>B1.16<br>B1.17<br>B1.18<br>B1.17<br>B1.18<br>B1.19<br>B1.20<br>B1.21<br>B1.22<br>B1.23<br>B1.24<br>B1.23<br>B1.24<br>B1.25<br>B1.26<br>B1.27<br>B1.28<br>B1.29<br>B1.30<br>B1.31<br>B1.32<br>B1.33<br>B1.34<br>B1.35<br>B1.36<br>B1.37 | A3.1       About the programmers model         A3.2       Modes of operation and execution         ETM-M33 Register       ETM-M33 Register Descriptions         ETM-M33 registers       B1.1       Register summary         B1.2       Programming Control Register       B1.3         Status Register       B1.4       Trace Configuration Register         B1.5       Auxiliary Control Register       B1.6         Event Control O Register       B1.7       Event Control 1 Register         B1.8       Stall Control Register       B1.1         B1.9       Global Timestamp Control Register       B1.10         Synchronization Period Register       B1.11       Cycle Count Control Register         B1.11       Trace ID Register       B1.13       ViewInst Main Control Register         B1.13       ViewInst Main Control Register 0       B1.15       ID Register 8-13         B1.16       Implementation Specific Register 0       B1.15       ID Register 1         B1.16       ID Register 1       B1.16       B1.12       ID Register 3         B1.19       ID Register 4       B1.22       ID Register 5       B1.23       Resource Selection Registers 2-3         B1.21       ID Register 5       B1.23       Resource Selection Register 2-3       B1.24 |  |  |

# Appendix A

# Revisions A.1 Revisions Appx-A-100

# Preface

This preface introduces the ARM<sup>®</sup> CoreSight<sup>™</sup> ETM-M33 Technical Reference Manual.

It contains the following:

- *About this book* on page 8.
- Feedback on page 11.

### About this book

This book is for the CoreSight Embedded Trace Macrocell<sup>™</sup> for the Cortex<sup>®</sup>-M33 processor. You implement ETM-M33 with the Cortex-M33 processor. In this manual, in general, any reference to the processor applies to the Cortex-M33 processor, as appropriate.

#### **Product revision status**

The *rmpn* identifier indicates the revision status of the product described in this book, for example, r1p2, where:

- rm Identifies the major revision of the product, for example, r1.
- pn Identifies the minor revision or modification status of the product, for example, p2.

#### Intended audience

This book is written for designers of development tools providing support for ETM functionality and hardware and software engineers integrating the macrocell into an ASIC that includes a Cortex<sup>®</sup>-M33 processor. Implementation-specific behavior is described in this document. You can find complementary information in the *ARM*<sup>®</sup> *Embedded Trace Macrocell Architecture Specification ETMv4* and *ARM*<sup>®</sup> *Cortex*<sup>®</sup>-M33 Integration and Implementation Manual.

#### Using this book

This book is organized into the following chapters:

#### Part A ETM-M33 Functional Description

This part describes ETM-M33 functionality.

#### Chapter A1 Introduction

This chapter describes ETM-M33.

#### **Chapter A2 Functional Description**

This chapter describes the ETM-M33 functional features and operation.

#### **Chapter A3 Programmers Model**

This chapter describes the programmers model.

#### Part B ETM-M33 Register Descriptions

This part describes the ETM-M33 system registers.

#### Chapter B1 ETM-M33 registers

This section summarizes the ETM-M33 registers.

#### Part C Appendices

#### Appendix A Revisions

This appendix describes the technical changes between released issues of this book.

#### Glossary

The ARM Glossary is a list of terms used in ARM documentation, together with definitions for those terms. The ARM Glossary does not contain terms that are industry standard unless the ARM meaning differs from the generally accepted meaning.

See the ARM Glossary for more information.

#### **Typographic conventions**

italic

Introduces special terminology, denotes cross-references, and citations.

#### bold

Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.

#### monospace

Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code.

#### <u>mono</u>space

Denotes a permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.

#### monospace italic

Denotes arguments to monospace text where the argument is to be replaced by a specific value. **monospace bold** 

Denotes language keywords when used outside example code.

#### <and>

Encloses replaceable terms for assembler syntax where they appear in code or code fragments. For example:

MRC p15, 0, <Rd>, <CRn>, <CRm>, <Opcode\_2>

#### SMALL CAPITALS

Used in body text for a few terms that have specific technical meanings, that are defined in the *ARM*<sup>®</sup> *Glossary*. For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE.

#### **Timing diagrams**

The following figure explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.



#### Figure 1 Key to timing diagram conventions

#### Signals

The signal conventions are:

#### Signal level

The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means:

- HIGH for active-HIGH signals.
- LOW for active-LOW signals.

#### Lowercase n

At the start or end of a signal name denotes an active-LOW signal.

#### Additional reading

This book contains information that is specific to this product. See the following documents for other relevant information.

#### **ARM** publications

- ARM<sup>®</sup> Cortex<sup>®</sup>-M33 Processor Technical Reference Manual (ARM 100230).
- ARM<sup>®</sup> CoreSight<sup>™</sup> DAP-Lite Technical Reference Manual (ARM DDI 0316).
- ARM<sup>®</sup> CoreSight<sup>™</sup> SoC-400 Technical Reference Manual (ARM DDI 0480).
- ARM<sup>®</sup> CoreSight<sup>™</sup> SoC-400 User Guide (ARM DUI 0563).
- ARM<sup>®</sup> CoreSight<sup>™</sup> Architecture Specification v2.0 (ARM IHI 0029).
- ARM<sup>®</sup> CoreSight<sup>™</sup> Technology System Design Guide (ARM DGI 0012)
- AMBA® APB Protocol Version 2.0 Specification (ARM IHI 0024).
- ARM<sup>®</sup> AMBA<sup>®</sup> 4 ATB Protocol Specification ATBv1.0 and ATBv1.1 (ARM IHI 0032).
- ARM<sup>®</sup> Embedded Trace Macrocell Architecture Specification ETMv4 (ARM IHI 0064).

The following confidential books are only available to licensees:

- ARM<sup>®</sup> Cortex<sup>®</sup>-M33 Processor Integration and Implementation Manual (ARM 100323).
- ARM<sup>®</sup> CoreSight<sup>™</sup> SoC-400 Implementation Guide (ARM DDI 0267).

#### Other publications

None.

# Feedback

#### Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:

- The product name.
- The product revision or version.
- An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

#### Feedback on content

If you have comments on content then send an e-mail to *errata@arm.com*. Give:

- The title ARM CoreSight ETM-M33 Technical Reference Manual.
- The number ARM 100232 0002 00 en.
- If applicable, the page number(s) to which your comments refer.
- A concise explanation of your comments.

ARM also welcomes general suggestions for additions and improvements.

\_\_\_\_\_ Note \_\_\_\_\_

ARM tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader.

# Part A ETM-M33 Functional Description

# Chapter A1 Introduction

This chapter describes ETM-M33.

It contains the following sections:

- A1.1 About the CoreSight ETM-M33 on page A1-16.
- A1.2 Compliance on page A1-18.
- *A1.3 Features* on page A1-19.
- *A1.4 Interfaces* on page A1-21.
- A1.5 Configurable options on page A1-22.
- *A1.6 Test features* on page A1-23.
- *A1.7 Design process* on page A1-24.
- A1.8 Documentation on page A1-25.
- A1.9 Product revisions on page A1-26.

# A1.1 About the CoreSight ETM-M33

Depending on your implementation, the *Embedded Trace Macrocell* (ETM)-M33 provides non-intrusive program-flow trace for the Cortex-M33 processor. ETM-M33 generates information that trace software tools use to reconstruct the execution of all or part of a program.

ETM-M33 implements instruction trace only. ETM-M33 is able to trace:

- All instructions, including condition code pass/fail.
- Target addresses of taken direct and indirect branch operations.
- Exceptions.
- Entry to and return from debug state when Halting debug-mode is enabled.
- Cycle counts relating to instruction execution.

ETM-M33 contains resource logic that enables you to control instruction trace. Resource logic includes a single reduced function counter. You specify the exact set of trigger and filter conditions that are required for a particular application.

ETM-M33 is a CoreSight component. For more information about CoreSight, see the  $ARM^{\text{e}}$  CoreSight<sup>TM</sup> Architecture Specification v2.0 and  $ARM^{\text{e}}$  CoreSight<sup>TM</sup> Technology System Design Guide. For more information about the ETM architecture, see the  $ARM^{\text{e}}$  Embedded Trace Macrocell Architecture Specification ETMv4.

#### A1.1.1 The CoreSight debug environment

The CoreSight debug environment consists of a software debugger that provides a user interface to ETM-M33. ETM-M33 is configured for instruction trace and it has a single 8-bit ATB interface.

ETM-M33 is designed for use with CoreSight, an extensible system-wide debug and trace architecture from ARM. See the  $ARM^{\circledast}$  CoreSight<sup>TM</sup> SoC-400 User Guide for more information about how to test the integration of ETM-M33 in a full CoreSight system.

A software debugger provides a user interface to ETM-M33. You can use this interface to:

- Configure ETM-M33 facilities such as filtering.
- Configure optional trace features such as cycle counting.
- Configure the other CoreSight components such as the Trace Port Interface Unit (TPIU).
- Access the processor debug and performance monitor units.

ETM-M33 outputs its trace to the AMBA 4 Advanced Trace Bus (ATB) interface.

You can use the CoreSight infrastructure to design systems that provide the following options:

- Export the trace information through a trace port. An external *Trace Port Analyzer* (TPA) captures the trace information as the figure in this section shows.
- Write the trace information to a trace-capable device that can access local or system memory. You can read out the trace at low speed using a JTAG or Serial Wire interface.

The debugger has a copy of the executed image from memory and the captured trace information from the TPA or on-chip trace buffer. It decompresses the image to provide full disassembly, with symbols, of the code that was executed. ETM-M33 generates trace information that gives the debugger the capability to link this data back to the original high-level source code. This provides a visualization of how the code was executed on the Cortex-M33 processor.

The following figure shows an example of how ETM-M33 fits into a CoreSight debug environment to provide instruction trace capabilities in a single processor system. In this example, the external debug software configures the trace and debug components through the *Debug Access Port* (DAP). The top-level ROM table contains a unique identification code for the SoC and the base addresses of the components that are connected to the External PPB on the Cortex-M33 processor. The ETM-M33 trace interfaces are replicated to provide on-chip storage using the CoreSight ETB or output off-chip using the



TPIU. Cross-triggering operates through the *Cross Trigger Interface* (CTI) and *Cross Trigger Matrix* (CTM) components.

#### Figure A1-1 Example CoreSight system with ETM-M33

The arrows on the thick lines show the transaction direction on buses, from master to slave port. Each bus contains individual signals that go from master to slave and other signals that go from slave to master.

Note ·

As an alternative to using an external computer to run a software debugger, the Cortex-M33 processor (or another processor on the SoC) can access ETM-M33 and an on-chip trace buffer to provide self-hosted debug and trace functionality.

## A1.2 Compliance

ETM-M33 is compatible with the CoreSight architecture and implements the ETM v4.2 architecture and complies with AMBA 4 ATB and APB protocols.

This manual complements architecture reference manuals, architecture specifications, protocol specifications, and relevant external standards. It does not duplicate information from these sources.

#### A1.2.1 Trace macrocell

ETM-M33 implements the ETM architecture version 4.2.

See the ARM<sup>®</sup> Embedded Trace Macrocell Architecture Specification ETMv4.

#### **Related references**

B1.4 Trace Configuration Register on page B1-51.

#### A1.2.2 Interconnect architecture

ETM-M33 complies with the *Advanced Microcontroller Bus Architecture* (AMBA) 4 *Advanced Peripheral Bus* (APB) and *Advanced Trace Bus* (ATB) protocols.

See the AMBA<sup>®</sup> APB Protocol Version 2.0 Specification and ARM<sup>®</sup> AMBA<sup>®</sup> 4 ATB Protocol Specification ATBv1.0 and ATBv1.1.

## A1.3 Features

This section describes the ETM-M33 features that are implementation defined based on either the number of times the feature is implemented, or the size of the feature.

See the ARM® Embedded Trace Macrocell Architecture Specification ETMv4 for information about:

- The trace protocol.
- The features of ETMv4.2.
- Controlling tracing using triggering and filtering resources.

The following table shows the ETM-M33 features that are IMPLEMENTATION DEFINED, in terms of either:

- The number of times the feature is implemented.
- The size of the feature.

#### Table A1-1 ETM-M33 features with implementation-defined number of instances or size

| Feature                     | ETM-M33 configuration                                        | Notes                                                                              |  |
|-----------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------|--|
| Address comparators         | 0 pairs                                                      | See bits[3:0] of the <i>B1.21 ID Register 4</i> on page B1-73.                     |  |
| Data value comparators      | 0 See bits[7:4] of the <i>B1.21 ID Reg</i><br>on page B1-73. |                                                                                    |  |
| Context ID comparators      | 0                                                            | See bits[27:24] <i>B1.21 ID Register 4</i> on page B1-73.                          |  |
| sensitiv                    |                                                              | The single-shot comparators are only sensitive to the processor comparator inputs. |  |
| Counters                    | 1 <sup>a</sup>                                               | See bits[30:28] of the <i>B1.20 ID Register 3</i> on page B1-71.                   |  |
| Cycle count size            | 12 bits                                                      | See bits[28:25] of the <i>B1.19 ID Register 2</i> on page B1-70.                   |  |
| Sequencer                   | 0                                                            | See bits[27:25] of the <i>B1.22 ID Register 5</i> on page B1-75.                   |  |
| Processor comparator inputs | 4                                                            | See bits[15:12] of the <i>B1.22 ID Register 5</i> on page B1-75.                   |  |
| External inputs             | inputs 4 See bits[8:0] of the B1.22 ID on page B1-75.        |                                                                                    |  |
| External outputs            | 2                                                            | -                                                                                  |  |
| External input selectors    | 0                                                            | See bits[11:9] of the <i>B1.22 ID Register 5</i> on page B1-75.                    |  |
| Resource selector pairs     | 2                                                            | See bits[19:16] of the <i>B1.21 ID Register 4</i> on page B1-73.                   |  |
| Instruction trace port size | 8-bit                                                        | -                                                                                  |  |
| Instruction FIFO            | 64 byte with 8-bit output                                    | Uses ATB                                                                           |  |
| Claim tag bits              | 4                                                            | -                                                                                  |  |

The following table shows the optional features of the ETM architecture that ETM-M33 implements.

<sup>&</sup>lt;sup>a</sup> Reduced function counter implementation.

## Table A1-2 ETM-M33 implementation of optional features

| Feature                                            | Implemented | Notes                                                                                                                                                                    |
|----------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configurable FIFO                                  | No          | -                                                                                                                                                                        |
| Trace Start/Stop block                             | Yes         | -                                                                                                                                                                        |
| Trace all branches option                          | Yes         | See bit[5] of the B1.17 ID Register 0 on page B1-67.                                                                                                                     |
| Trace of conditional instructions                  | Yes         | See bits[13:12] and bit[6] of the <i>B1.17 ID Register 0</i> on page B1-67.                                                                                              |
| Cycle counting in instruction trace                | Yes         | See bit[7] of the B1.17 ID Register 0 on page B1-67.                                                                                                                     |
| Data address comparison                            | No          | The Cortex-M33 processor does not implement data address comparison.                                                                                                     |
| OS Lock mechanism                                  | No          | The Cortex-M33 processor does not implement OS Lock.                                                                                                                     |
| Secure non-invasive debug                          | Yes         | The Cortex-M33 processor implements optional Security Extensions.                                                                                                        |
| Context ID tracing                                 | No          | See bits[9:5] of the B1.19 ID Register 2 on page B1-70.                                                                                                                  |
| Trace output                                       | Yes         | АТВ                                                                                                                                                                      |
| Timestamp size                                     | 64-bit      | See bits[28:24] of the <i>B1.17 ID Register 0</i> on page B1-67.                                                                                                         |
| Memory mapped access to ETM-<br>M33 registers      | Yes         | See the <i>ARM</i> <sup>®</sup> <i>Embedded Trace Macrocell Architecture Specification ETMv4</i> for more information about the Access permissions behaviors on register |
| External debugger access to ETM-<br>M33 registers  | Yes         | accesses for different trace unit states.                                                                                                                                |
| System instruction access to ETM-<br>M33 registers | No          |                                                                                                                                                                          |
| VMID comparator support                            | No          | See bits[31:28] of the B1.21 ID Register 4 on page B1-73.                                                                                                                |
| ATB trigger support                                | Yes         | See bit[22] of the B1.22 ID Register 5 on page B1-75.                                                                                                                    |

## A1.4 Interfaces

ETM-M33 has the following main interfaces:

#### **Processor interface**

This block connects to the ETM-M33 interface. It tracks the execution information from the processor, decodes the control signals, and passes on the information to the internal interfaces.

#### ATB

There is one ATB interface which is the instruction ATB interface. This reads single bytes of packet information from the instruction FIFO and sends them over the instruction ATB interface.

#### **APB** interface

This block implements the interface to the APB that provides access to the programmable registers.

#### **Production test**

This interface contains the scan enable signal used in production testing of ETM-M33.

#### **Related references**

A2.1.1 Processor interface on page A2-28.

A2.1.5 ATB interface on page A2-28.

A2.1.6 APB interface on page A2-28.

# A1.5 Configurable options

ETM-M33 has no configurable options.

# A1.6 Test features

ETM-M33 provides the DFTSE input for testing the implemented device.

# A1.7 Design process

ETM-M33 is delivered as synthesizable RTL. Before it can be used in a product, it must go through the following process:

#### Implementation

For MCUs, often a single design team integrates the processor before synthesizing the complete design. Alternatively, the team can synthesize the processor on its own or partially integrated, to produce a hard macrocell. The hard macrocell is then integrated, possibly by a separate team, which might include integrating RAMs into the design.

#### Integration

The integrator connects the implemented design into a SoC. This includes connecting it to a memory system and peripherals.

#### Programming

This is the last process. The system programmer develops the software required to configure and initialize ETM-M33, and tests the required application software.

Each stage of the process:

- Can be performed by a different party.
- Can include implementation and integration choices that affect the ETM-M33 behavior and features.

The operation of the final device depends on:

#### **Build configuration**

The implementer chooses the options that affect how the RTL source files are pre-processed. These options usually include or exclude logic that affects one or more of the area, maximum frequency, and features of the resulting design.

#### **Configuration inputs**

The integrator configures some of the ETM-M33 features by tying inputs to specific values. These configurations affect the start-up behavior before any software configuration is made. They can also limit the options available to the software.

#### Software configuration

The programmer configures ETM-M33 by programming particular values into registers. This affects the ETM-M33 behavior.

—— Note —

This manual refers to IMPLEMENTATION DEFINED features that are applicable to build configuration options. Reference to a feature that is included means that the appropriate build and pin configuration options are selected. Reference to an enabled feature means one that has also been configured by software.

# A1.8 Documentation

ETM-M33 documentation is as follows:

#### **Technical Reference Manual**

The *Technical Reference Manual* (TRM) describes the functionality and the effects of functional options on the ETM-M33 behavior. It is required at all stages of the design flow. Some behavior described in the TRM might not be relevant because of the way that ETM-M33 is implemented and integrated.

#### **Integration and Implementation Manual**

For both the processor and ETM-M33, the *ARM*<sup>®</sup> *Cortex*<sup>®</sup>-*M33 Integration and Implementation Manual* (IIM) describes:

- The available build configuration options and related issues in selecting them.
- How to configure the *Register Transfer Level* (RTL) with the build configuration options.
- How to integrate the processor into a SoC. This includes a description of the pins that the integrator must tie off to configure the macrocell for the required integration.
- The processes to sign off the integration and implementation of the design.

The ARM product deliverables include reference scripts and information about using them to implement your design. Reference methodology flows supplied by ARM are example reference implementations. Contact your EDA vendor for EDA tool support.

Reference methodology documentation from your EDA tools vendor complements the IIM.

The IIM is a confidential book that is only available to licensees.

# A1.9 Product revisions

This section describes the difference in functionality between product revisions in ETM-M33.

r0p0 First release.

r0p1

The following changes that are made in this release are:

- TRCAUTHSTATUS.SNID bitfield is updated to:
  - Include 0b00 value, indicating that Non-Invasive Debug is not implemented.
  - RAZ when the configuration of the processor does not include ARMv8-M Security Extension.
- Various engineering errata fixes.

# Chapter A2 Functional Description

This chapter describes the ETM-M33 functional features and operation.

It contains the following sections:

- *A2.1 About the functions* on page A2-28.
- A2.2 ETMEVENT connectivity on page A2-30.
- A2.3 Operation on page A2-31.

# A2.1 About the functions

ETM-M33 performs real-time instruction tracing based on the ETM architecture ETMv4.2.

ETM-M33 is a CoreSight component and is an integral part of the ARM Real-time Debug solution, DS-5 Development Studio.

The following figure shows the main functional blocks of ETM-M33.



#### Figure A2-1 ETM-M33 block diagram

#### A2.1.1 Processor interface

This block connects to the Cortex-M33 core. It tracks the execution information from the core, decodes the control signals, and passes on the information to the internal interfaces.

#### A2.1.2 Instruction trace generator

This block generates the trace packets that are a compressed form of the instruction execution information provided by the Cortex-M33 processor. The trace packets are then passed to the instruction FIFO.

#### A2.1.3 FIFO

This block buffers bursts of trace packets. There is one FIFO provided for the instruction trace stream.

#### A2.1.4 Resources and filtering logic

These blocks contain resources which are programmed by trace software to trigger and filter the trace information. They start and stop trace generation, depending on the conditions that have been set.

#### A2.1.5 ATB interface

There is one ATB interface in Cortex-M33.

#### **Instruction ATB interface**

This reads single bytes of packet information from the instruction FIFO and sends them over the instruction ATB interface.

#### A2.1.6 APB interface

This block implements the interface to the APB that provides access to the programmable registers.

### A2.1.7 Global timestamping

ETM-M33 supports connection to a global timestamp source.

This provides a 64-bit timestamp that a debugger can use for coarse-grained profiling and correlation of the trace source. ARM recommends that the timestamp counter is no slower than 10% of the processor clock frequency.

# A2.2 ETMEVENT connectivity

This section describes how the ETM-M33 ETMEVENT inputs and outputs are connected to the CTI. The following table shows the connection of the **ETMEVENTS** inputs that come from the CTI.

#### Table A2-1 ETMEVENTS connections

| Bits  | Description        |
|-------|--------------------|
| [3:0] | CTI Trigger Output |

The following table shows the ETM-M33 output resources, ETMEVENTM, connected to the CTI.

#### Table A2-2 ETMEVENTM connections to CTI

| ETM-M33 output        | CTI input           |  |
|-----------------------|---------------------|--|
| ETM External Output 0 | CTI Trigger Input 4 |  |
| ETM External Output 1 | CTI Trigger Input 5 |  |

#### **Related references**

A1.5 Configurable options on page A1-22.

## A2.3 Operation

This section describes the ETM-M33 IMPLEMENTATION DEFINED features. These features are IMPLEMENTATION DEFINED.

For information on the operation, see the *ARM*<sup>®</sup> *Embedded Trace Macrocell Architecture Specification ETMv4*.

#### A2.3.1 Implementation defined registers

There are two groups of ETM-M33 registers:

- Registers that are completely defined by the *ARM*<sup>®</sup> *Embedded Trace Macrocell Architecture Specification ETMv4*.
- Registers that are partly IMPLEMENTATION DEFINED.

#### A2.3.2 Precise ViewInst events

The only condition that ensures **ViewInst** is precise is that the enabling event condition is TRUE.

For more information, see the ARM<sup>®</sup> Embedded Trace Macrocell Architecture Specification ETMv4.

#### A2.3.3 Parallel instruction execution

The Cortex-M33 processor supports parallel instruction execution. This means the macrocell is capable of tracing two instructions per cycle.

If ViewInst is active for a cycle, the ETM-M33 always traces the first of any paired instructions.

#### A2.3.4 Trace features

The ETM-M33 implements the following ETMv4.2 trace features:

- Cycle-accurate tracing.
- Timestamping.

See the *ARM*<sup>®</sup> *Embedded Trace Macrocell Architecture Specification ETMv4* for descriptions of these features.

#### A2.3.5 Packet formats

This section describes the packet formats that the ETM-M33 instruction trace interface supports.

The ETM-M33 instruction trace interface does not support the following trace packet types:

- Speculation resolution packets are not supported.
- Conditional tracing packets.
- Q instruction trace packets are not supported.

See the *ARM*<sup>®</sup> *Embedded Trace Macrocell Architecture Specification ETMv4* for the trace packet format descriptions.

#### A2.3.6 Resource selection

The ETM-M33 uses event selectors to control resources.

The ETM-M33 controls the following resources:

- Trace events, triggers, and markers in the trace stream.
- Timestamp event.
- ViewInst event.
- Reduced function counter.

An event selector is configured to be sensitive to a resource selector pair, and one resource selector pair can control more than one event selector. The event selectors for Cortex-M33 are located in registers TRCEVENTCTLOR, TRCCNTCTLRn, TRCTSCTLR, and TRCVICTLR.

The ETM-M33 provides one fixed resource selector pair, registers TRCRSCTLR0 and TRCRSCTLR1 with respective static values of 0 = FALSE and 1 = TRUE, and one configurable resource selector pair, registers TRCRSCTLR2 and TRCRSCTLR3. A resource selector pair enables up to two resource groups to be selected, and enables one or more resources to be selected in each group. If more than one resource is selected, the outputs of the selected resources are OR-gated.

See the ARM® Embedded Trace Macrocell Architecture Specification ETMv4 for more information.

The following table shows the resources that can be selected for the Instruction trace.

| Group         | Select | Resource                                          |
|---------------|--------|---------------------------------------------------|
| 06000         | 0-3    | External input selectors 0-3                      |
| 0b0001        | 0-3    | Inputs from Processor DWT comparators Element 0-3 |
| 0b0010        | 0      | Counter at zero 0                                 |
| 0b0011        | 0      | Single-Shot Comparator control 0                  |
| 0b0100-0b1111 | 0-15   | Reserved                                          |

#### Table A2-3 Instruction trace resource selection

For example, the following figure shows the steps necessary to use a Single-Shot comparator to generate a trigger event and an ATB trigger. This example uses the user-configurable resource selector 2.

The Data Watchpoint and Trace (DWT) unit in the processor control the processor comparator inputs.



#### Figure A2-2 Trigger event resource selection

The ETM-M33 single shot and start-stop logic, when present, might not reliably trigger where DWT comparators are programmed for comparisons other than instruction address comparison.

#### A2.3.7 Trace flush behavior

The ETM-M33 observes events that can be confirmed to have reached the trace bus output with the use of the ATB flush protocol. The ATB port must be flushed when an instruction trace is required.

The ETM-M33 internally flushes instruction trace whenever the flush request is seen. When the processor enters a low power state, this also causes instruction trace to be output from the ETM-M33.

#### A2.3.8 Low-power state behavior

When the processor enters a low-power state, there is a delay before the resources to the ETM-M33 become inactive.

This permits the last instruction executed, to trigger a comparator, or update the counter, and the resultant event packet to be inserted in the specified trace stream. This event packet is presented on the trace bus before the ETM-M33 itself enters a low-power state.

If an event packet is generated for a different reason, it is not guaranteed to be output before the ETM-M33 enters a low-power state, but is traced when the processor leaves the low-power state, if the ETM-M33 logic is not reset before this can occur.

This low-power behavior can be disabled using TRCEVENTCTL1R.LPOVERRIDE bit, see *B1.6 Event Control 0 Register* on page B1-54. In this case, the ETM-M33 resources remain active.

#### A2.3.9 Cycle counter

The ETM-M33 uses a 12-bit cycle counter.

It does not count when non-invasive debug is disabled or when the processor is in a low-power state.

#### A2.3.10 Event tracing and triggers

Instruction event packets can be inserted in the instruction trace stream on every cycle, but if events are traced continuously on every cycle the instruction FIFO is unable to drain and overflows.

When used with the optimized Cortex-M33 TPIU, ATB triggers must not be enabled, TRCEVENTCTL1R.ATB must be set to 0.

#### **Related references**

Chapter A3 Programmers Model on page A3-35.

A2 Functional Description A2.3 Operation

# Chapter A3 Programmers Model

This chapter describes the programmers model.

It contains the following sections:

- *A3.1 About the programmers model* on page A3-36.
- A3.2 Modes of operation and execution on page A3-37.

# A3.1 About the programmers model

This chapter describes the mechanisms for programming the registers used to set up the trace and triggering facilities of the macrocell. The programmers model enables you to use the ETM-M33 registers to control the macrocell.

# A3.2 Modes of operation and execution

This section describes how to control the ETM programming and read and program the ETM registers.

# A3.2.1 Controlling ETM-M33 programming

When programming the ETM-M33 registers, you must enable all the changes at the same time.

For example, if the counter is reprogrammed, it might start to count based on incorrect events, before the trigger condition has been correctly set up.

To disable instruction trace operations during programming, use:

- The trace program enable bit in the TRCPRGCTLR.
- The TRCSTATR to indicate the ETM-M33 status.

The following figure shows the procedure to use.



Figure A3-1 Programming ETM registers

The Cortex-M33 processor does not have to be in debug state while you program the ETM-M33 registers.

# **Related references**

*B1.2 Programming Control Register* on page B1-49. *B1.3 Status Register* on page B1-50.

# A3.2.2 Programming and reading ETM registers

To access the ETM registers, use the external APB interface. This provides a direct method of programming the ETM.

# **Related references**

B1.2 Programming Control Register on page B1-49.

# Part B ETM-M33 Register Descriptions

# Chapter B1 ETM-M33 registers

This section summarizes the ETM-M33 registers.

It contains the following sections:

- *B1.1 Register summary* on page B1-43.
- *B1.2 Programming Control Register* on page B1-49.
- B1.3 Status Register on page B1-50.
- *B1.4 Trace Configuration Register* on page B1-51.
- B1.5 Auxiliary Control Register on page B1-53.
- B1.6 Event Control 0 Register on page B1-54.
- B1.7 Event Control 1 Register on page B1-55.
- B1.8 Stall Control Register on page B1-56.
- B1.9 Global Timestamp Control Register on page B1-57.
- B1.10 Synchronization Period Register on page B1-58.
- *B1.11 Cycle Count Control Register* on page B1-59.
- B1.12 Trace ID Register on page B1-60.
- B1.13 ViewInst Main Control Register on page B1-61.
- B1.14 Counter Reload Value Registers 0 on page B1-63.
- B1.15 ID Register 8-13 on page B1-64.
- B1.16 Implementation Specific Register 0 on page B1-66.
- B1.17 ID Register 0 on page B1-67.
- B1.18 ID Register 1 on page B1-69.
- B1.19 ID Register 2 on page B1-70.
- B1.20 ID Register 3 on page B1-71.
- B1.21 ID Register 4 on page B1-73.
- *B1.22 ID Register 5* on page B1-75.
- B1.23 Resource Selection Registers 2-3 on page B1-77.

- B1.24 Single-shot Comparator Control Register 0 on page B1-78.
- B1.25 Single-shot Comparator Status Register 0 on page B1-79.
- B1.26 Single-shot Processor Comparator Input Control Register on page B1-80.
- B1.27 Power Down Control Register on page B1-81.
- *B1.28 Power Down Status Register* on page B1-82.
- *B1.29 Integration test registers* on page B1-83.
- B1.30 Claim Tag Set Register on page B1-87.
- B1.31 Claim Tag Clear Register on page B1-88.
- *B1.32 Authentication Status Register* on page B1-89.
- *B1.33 Device Architecture Register* on page B1-90.
- *B1.34 Device ID Register* on page B1-91.
- *B1.35 Device Type Register* on page B1-92.
- B1.36 Peripheral Identification Registers on page B1-93.
- B1.37 Component Identification Registers on page B1-95.

# B1.1 Register summary

This section summarizes the ETM-M33 registers.

For full descriptions of the ETM-M33 registers, see:

• The ARM<sup>®</sup> Embedded Trace Macrocell Architecture Specification ETMv4, for registers not described in this document.

*Table B1-1 ETM-M33 register summary* on page B1-43 lists the ETM-M33 registers in numerical order and describes each register.

The register table includes additional information about each register:

- The register access type. This is read-only, write-only, or read and write.
- The base offset address of the register. The base offset of a register is always four times its register number. For information on the base address of the registers, see *ARM*<sup>®</sup>v8-*M Architecture Reference Manual*.
- Additional information about the implementation of the register, where appropriate.

— Note —

- Registers not listed here are not implemented. Reading a non-implemented register address returns 0. Writing to a non-implemented register address has no effect.
- In the following table:
  - The Reset value column shows the value of the register immediately after an ETM-M33 reset. For read-only registers, every read of the register returns this value.
  - Access type is described as follows:

| RW | Read and write. |
|----|-----------------|
| RO | Read only.      |
| WO | Write only.     |

All the ETM-M33 registers are 32 bits wide.

### Table B1-1 ETM-M33 register summary

| Register<br>number | Base offset | Name                    | Туре | Reset value | Description                                                    |
|--------------------|-------------|-------------------------|------|-------------|----------------------------------------------------------------|
| 1                  | 0x004       | TRCPRGCTLR              | RW   | 0x00000000  | B1.2 Programming Control Register on page B1-49                |
| 3                  | 0x00C       | TRCSTATR                | RO   | -           | B1.3 Status Register on page B1-50                             |
| 4                  | 0x010       | TRCCONFIGR              | RW   | -           | B1.4 Trace Configuration Register on page B1-51                |
| 6                  | 0x018       | TRCAUXCTLR <sup>b</sup> | RW   | -           | UNK/SBZP.                                                      |
| 8                  | 0x020       | TRCEVENTCTLOR           | RW   | -           | B1.6 Event Control 0 Register on page B1-54                    |
| 9                  | 0x024       | TRCEVENTCTL1R           | RW   | -           | B1.7 Event Control 1 Register on page B1-55                    |
| 11                 | 0x02C       | TRCSTALLCTLR            | RW   | -           | B1.8 Stall Control Register on page B1-56                      |
| 12                 | 0x030       | TRCTSCTLR               | RW   | -           | <i>B1.9 Global Timestamp Control Register</i><br>on page B1-57 |
| 13                 | 0x034       | TRCSYNCPR               | RO   | ØxA         | <i>B1.10 Synchronization Period Register</i><br>on page B1-58  |
| 14                 | 0x038       | TRCCCCTLR               | RW   | -           | B1.11 Cycle Count Control Register on page B1-59               |

b The processor does not implement this register.

# Table B1-1 ETM-M33 register summary (continued)

| Register<br>number | Base offset | Name          | Туре | Reset value             | Description                                                                    |
|--------------------|-------------|---------------|------|-------------------------|--------------------------------------------------------------------------------|
| 16                 | 0x040       | TRCTRACEIDR   | RW   | -                       | B1.12 Trace ID Register on page B1-60                                          |
| 32                 | 0×080       | TRCVICTLR     | RW   | -                       | <i>B1.13 ViewInst Main Control Register</i><br>on page B1-61                   |
| 80-81              | 0x140       | TRCCNTRLDVR0  | RW   | -                       | B1.14 Counter Reload Value Registers 0<br>on page B1-63                        |
| 96                 | 0x180       | TRCIDR8       | RO   | 0x00000000              | B1.15 ID Register 8-13 on page B1-64                                           |
| 97                 | 0x184       | TRCIDR9       | RO   | 0x00000000              |                                                                                |
| 99                 | 0x18C       | TRCIDR11      | RO   | 0x00000000              |                                                                                |
| 100                | 0x190       | TRCIDR12      | RO   | 0x00000001              |                                                                                |
| 101                | 0x194       | TRCIDR13      | RO   | 0x00000000              |                                                                                |
| 112                | 0x1C0       | TRCIMSPEC0    | RW   | 0x00000000              | <i>B1.16 Implementation Specific Register 0</i><br>on page B1-66               |
| 120                | 0x1E0       | TRCIDR0       | RO   | 0x280006E1              | B1.17 ID Register 0 on page B1-67                                              |
| 121                | 0x1E4       | TRCIDR1       | RO   | 0x4100F421              | B1.18 ID Register 1 on page B1-69                                              |
| 122                | 0x1E8       | TRCIDR2       | RO   | 0x00000004              | B1.19 ID Register 2 on page B1-70                                              |
| 123                | 0x1EC       | TRCIDR3       | RO   | 0x07090004 <sup>c</sup> | B1.20 ID Register 3 on page B1-71                                              |
| 124                | 0x1F0       | TRCIDR4       | RO   | _d                      | B1.21 ID Register 4 on page B1-73                                              |
| 125                | 0x1F4       | TRCIDR5       | RO   | 0x90C70004              | B1.22 ID Register 5 on page B1-75                                              |
| 130-143            | 0x208-0x20C | TRCRSCTLR2-3  | RW   | -                       | <i>B1.23 Resource Selection Registers 2-3</i><br>on page B1-77                 |
| 160                | 0x280       | TRCSSCCR0     | RW   | -                       | <i>B1.24 Single-shot Comparator Control Register 0</i><br>on page B1-78        |
| 168                | 0x2A0       | TRCSSCSR0     | RW   | -                       | <i>B1.25 Single-shot Comparator Status Register 0</i><br>on page B1-79         |
| 176                | 0x2C0       | TRCSSPCICR0   | RW   | -                       | B1.26 Single-shot Processor Comparator Input<br>Control Register on page B1-80 |
| 196                | 0x310       | TRCPDCR       | RW   | 0x00000000              | B1.27 Power Down Control Register on page B1-81                                |
| 197                | 0x314       | TRCPDSR       | RO   | 0x00000003              | B1.28 Power Down Status Register on page B1-82                                 |
| 953                | ØxEE4       | TRCITATBIDR   | RW   | -                       | <i>B1.29.1 Integration ATB Identification Register</i> on page B1-84           |
| 957                | ØxEF4       | TRCITIATBINR  | RO   | -                       | <i>B1.29.2 Integration Instruction ATB In Register</i> on page B1-84           |
| 959                | ØxEFC       | TRCITIATBOUTR | RW   | -                       | <i>B1.29.3 Integration Instruction ATB Out Register</i><br>on page B1-85       |

c Bits[30:27] are implementation dependent.

0x00114000

0x00112000

For 4 comparator configuration.

For 2 comparator configuration.

### Table B1-1 ETM-M33 register summary (continued)

| Register<br>number | Base offset | Name          | Туре | Reset value | Description                                                       |
|--------------------|-------------|---------------|------|-------------|-------------------------------------------------------------------|
| 960                | 0xF00       | TRCITCTRL     | RW   | 0x00000000  | <i>B1.29.4 Integration Mode Control Register</i><br>on page B1-85 |
| 1000               | 0xFA0       | TRCCLAIMSET   | RW   | 0x0000000F  | B1.30 Claim Tag Set Register on page B1-87                        |
| 1001               | 0xFA4       | TRCCLAIMCLR   | RW   | 0x00000000  | B1.31 Claim Tag Clear Register on page B1-88                      |
| 1006               | 0xFB8       | TRCAUTHSTATUS | RO   | -           | B1.32 Authentication Status Register on page B1-89                |
| 1007               | ØxFBC       | TRCDEVARCH    | RO   | 0x47724A13  | B1.33 Device Architecture Register on page B1-90                  |
| 1010               | 0xFC8       | TRCDEVID      | RO   | 0x00000000  | B1.34 Device ID Register on page B1-91                            |
| 1011               | 0xFCC       | TRCDEVTYPE    | RO   | 0x00000013  | B1.35 Device Type Register on page B1-92                          |
| 1012-1019          | 0xFD0-0xFEC | TRCPIDR0-7    | RO   | -           | <i>B1.36 Peripheral Identification Registers</i> on page B1-93    |
| 1020-1023          | 0xFF0-0xFFC | TRCCIDR0-3    | RO   | -           | <i>B1.37 Component Identification Registers</i><br>on page B1-95  |

This section contains the following subsections:

- B1.1.1 General control and ID registers on page B1-45.
- *B1.1.2 Trace filtering control register* on page B1-46.
- *B1.1.3 Derived resource register* on page B1-46.
- B1.1.4 Implementation specific and identification registers on page B1-46.
- B1.1.5 Resource selection register on page B1-46.
- *B1.1.6 Single-shot comparator registers* on page B1-47.
- *B1.1.7 Power control registers* on page B1-47.
- *B1.1.8 Integration test registers* on page B1-48.
- *B1.1.9 CoreSight management registers* on page B1-48.

# B1.1.1 General control and ID registers

The following table shows the general control and ID registers in numerical order.

# Table B1-2 General control and ID registers

| Register number | Name          | Base offset | Description                                          |
|-----------------|---------------|-------------|------------------------------------------------------|
| 1               | TRCPRGCTLR    | 0x004       | B1.2 Programming Control Register on page B1-49      |
| 3               | TRCSTATR      | 0x00C       | B1.3 Status Register on page B1-50                   |
| 4               | TRCCONFIGR    | 0x010       | B1.4 Trace Configuration Register on page B1-51      |
| 4               | TRCAUXCTLR    | 0x018       | B1.5 Auxiliary Control Register on page B1-53        |
| 8               | TRCEVENTCTLOR | 0x020       | B1.6 Event Control 0 Register on page B1-54          |
| 9               | TRCEVENTCTL1R | 0x024       | B1.7 Event Control 1 Register on page B1-55          |
| 11              | TRCSTALLCTLR  | 0x02C       | B1.8 Stall Control Register on page B1-56            |
| 12              | TRCTSCTLR     | 0x030       | B1.9 Global Timestamp Control Register on page B1-57 |
| 13              | TRCSYNCPR     | 0x034       | B1.10 Synchronization Period Register on page B1-58  |
| 14              | TRCCCCTLR     | 0x038       | B1.11 Cycle Count Control Register on page B1-59     |
| 16              | TRCTRACEIDR   | 0x040       | B1.12 Trace ID Register on page B1-60                |

# B1.1.2 Trace filtering control register

The following table shows the trace filtering control register.

# Table B1-3 Trace filtering control register

| Register | Name      | Base offset | Description                                        |
|----------|-----------|-------------|----------------------------------------------------|
| number   |           |             |                                                    |
| 32       | TRCVICTLR | 0x080       | B1.13 ViewInst Main Control Register on page B1-61 |

# B1.1.3 Derived resource register

The following table shows the derived resource register.

### Table B1-4 Derived resource register

| Register | Name         | Base offset | t Description                                        |  |
|----------|--------------|-------------|------------------------------------------------------|--|
| number   |              |             |                                                      |  |
| 80-81    | TRCCNTRLDVR0 | 0x140       | B1.14 Counter Reload Value Registers 0 on page B1-63 |  |

# B1.1.4 Implementation specific and identification registers

The following table shows the IMPLEMENTATION SPECIFIC and identification registers in numerical order.

### Table B1-5 Implementation specific and identification registers

| Register number | Name       | Base offset | Description                                            |
|-----------------|------------|-------------|--------------------------------------------------------|
| 96              | TRCIDR8    | 0x180       | <i>B1.15 ID Register 8-13</i> on page B1-64            |
| 97              | TRCIDR9    | 0x184       |                                                        |
| 99              | TRCIDR11   | 0x18C       |                                                        |
| 100             | TRCIDR12   | 0x190       |                                                        |
| 101             | TRCIDR13   | 0x194       |                                                        |
| 112             | TRCIMSPEC0 | 0x1C0       | B1.16 Implementation Specific Register 0 on page B1-66 |
| 120             | TRCIDR0    | 0x1E0       | B1.17 ID Register 0 on page B1-67                      |
| 121             | TRCIDR1    | 0x1E4       | B1.18 ID Register 1 on page B1-69                      |
| 122             | TRCIDR2    | 0x1E8       | B1.19 ID Register 2 on page B1-70                      |
| 123             | TRCIDR3    | 0x1EC       | B1.20 ID Register 3 on page B1-71                      |
| 124             | TRCIDR4    | 0x1F0       | B1.21 ID Register 4 on page B1-73                      |
| 125             | TRCIDR5    | 0x1F4       | B1.22 ID Register 5 on page B1-75                      |

# B1.1.5 Resource selection register

The following table shows the resource selection register.

# Table B1-6 Resource selection register

| Register | Name         | Base offset | Description                                                           |
|----------|--------------|-------------|-----------------------------------------------------------------------|
| number   |              |             |                                                                       |
| 130-143  | TRCRSCTLR2-3 |             | <i>B1.23 Resource Selection</i><br><i>Registers 2-3</i> on page B1-77 |

# B1.1.6 Single-shot comparator registers

The following table shows the single-shot comparator registers in numerical order.

# Table B1-7 Single-shot comparator registers

| Register | Name        | Base offset | Description                                                                 |
|----------|-------------|-------------|-----------------------------------------------------------------------------|
| number   |             |             |                                                                             |
| 160      | TRCSSCCR0   | 0x280       | B1.24 Single-shot Comparator Control Register 0 on page B1-78               |
| 168      | TRCSSCSR0   | 0x2A0       | B1.25 Single-shot Comparator Status Register 0 on page B1-79                |
| 176      | TRCSSPCICR0 | 0x2C0       | B1.26 Single-shot Processor Comparator Input Control Register on page B1-80 |

# B1.1.7 Power control registers

The following table shows the power control registers in numerical order.

# Table B1-8 Power control registers

| Register number | Name    | Base offset | Description                                     |
|-----------------|---------|-------------|-------------------------------------------------|
| 196             | TRCPDCR | 0x310       | B1.27 Power Down Control Register on page B1-81 |
| 197             | TRCPDSR | 0x314       | B1.28 Power Down Status Register on page B1-82  |

# B1.1.8 Integration test registers

The following table shows the integration test registers in numerical order.

### Table B1-9 Integration test registers

| Register<br>number | Name                                        | Base offset | Description                                                              |
|--------------------|---------------------------------------------|-------------|--------------------------------------------------------------------------|
| 953                | Integration ATB Identification<br>Register  | 0xEE4       | <i>B1.29.1 Integration ATB Identification Register</i><br>on page B1-84  |
| 957                | Integration Instruction ATB In<br>Register  | 0xEF4       | <i>B1.29.2 Integration Instruction ATB In Register</i><br>on page B1-84  |
| 959                | Integration Instruction ATB Out<br>Register | 0xEFC       | <i>B1.29.3 Integration Instruction ATB Out Register</i><br>on page B1-85 |

# B1.1.9 CoreSight management registers

The following table shows the CoreSight management registers in numerical order.

### Register number | Name Base offset Description 960 TRCITCTRL 0xF00 B1.29.4 Integration Mode Control Register on page B1-85 0xFA0 1000 TRCCLAIMSET B1.30 Claim Tag Set Register on page B1-87 1001 0xFA4 TRCCLAIMCLR B1.31 Claim Tag Clear Register on page B1-88 TRCAUTHSTATUS 0xFB8 1006 B1.32 Authentication Status Register on page B1-89 1007 TRCDEVARCH 0xFBC B1.33 Device Architecture Register on page B1-90 1010 TRCDEVID 0xFC8 B1.34 Device ID Register on page B1-91 1011 TRCDEVTYPE 0xFCC B1.35 Device Type Register on page B1-92 1012-1019 **TRCPIDR0-7** 0xFD0-0xFEC B1.36 Peripheral Identification Registers on page B1-93 1020-1023 TRCCIDR0-3 0xFF0-0xFFC B1.37 Component Identification Registers on page B1-95

# Table B1-10 CoreSight management registers

# B1.2 Programming Control Register

The TRCPRGCTLR enables ETM-M33.

# Usage constraints

See A3.2.1 Controlling ETM-M33 programming on page A3-37.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCPRGCTLR bit assignments.



EN---

# Figure B1-1 TRCPRGCTLR bit assignments

The following table shows the TRCPRGCTLR bit assignments.

# Table B1-11 TRCPRGCTLR bit assignments

| Bits   | Name | Function                      |  |  |  |  |  |  |  |
|--------|------|-------------------------------|--|--|--|--|--|--|--|
| [31:1] | -    | ESO.                          |  |  |  |  |  |  |  |
| [0]    | EN   | race unit enable bit:         |  |  |  |  |  |  |  |
|        |      | • The trace unit is disabled. |  |  |  |  |  |  |  |
|        |      | 1 The trace unit is enabled.  |  |  |  |  |  |  |  |

# **Related references**

A3.2.1 Controlling ETM-M33 programming on page A3-37. A3.2.2 Programming and reading ETM registers on page A3-38.

# B1.3 Status Register

The TRCSTATR indicates the ETM-M33 status.

# Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCSTATR bit assignments.



IDLE ----

# Figure B1-2 TRCSTATR bit assignments

The following table shows the TRCSTATR bit assignments.

# Table B1-12 TRCSTATR bit assignments

| Name     | Function                                                        |  |  |  |  |  |
|----------|-----------------------------------------------------------------|--|--|--|--|--|
| -        | RES0.                                                           |  |  |  |  |  |
| PMSTABLE | cates whether the ETM-M33 registers are stable and can be read: |  |  |  |  |  |
|          | • The programmers model is not stable.                          |  |  |  |  |  |
|          | 1 The programmers model is stable.                              |  |  |  |  |  |
| IDLE     | Indicates that the trace unit is inactive:                      |  |  |  |  |  |
|          | • ETM-M33 is not idle.                                          |  |  |  |  |  |
|          | 1 ETM-M33 is idle.                                              |  |  |  |  |  |
|          | -<br>PMSTABLE                                                   |  |  |  |  |  |

# B1.4 Trace Configuration Register

The TRCCONFIGR sets the basic tracing options for the trace unit.

# Usage constraints

This register must always be programmed as part of the trace unit initialization.

Only accepts writes when the trace unit is disabled.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCCONFIGR bit assignments.



# Figure B1-3 TRCCONFIGR bit assignments

The following table shows the TRCCONFIGR bit assignments.

# Table B1-13 TRCCONFIGR bit assignments

| Bits    | Name | Function                                                                                        |  |  |  |  |
|---------|------|-------------------------------------------------------------------------------------------------|--|--|--|--|
| [31:13] | -    | RES0.                                                                                           |  |  |  |  |
| [12]    | RS   | Return stack enable:                                                                            |  |  |  |  |
|         |      | • Return stack disabled.                                                                        |  |  |  |  |
|         |      | 1 Return stack enabled.                                                                         |  |  |  |  |
| [11]    | TS   | Global timestamp tracing:                                                                       |  |  |  |  |
|         |      | <b>0</b> Global timestamp tracing disabled.                                                     |  |  |  |  |
|         |      | 1 Global timestamp tracing enabled.                                                             |  |  |  |  |
|         |      | For more global timestamping options, see B1.9 Global Timestamp Control Register on page B1-57. |  |  |  |  |
| [10:5]  | COND | Conditional instruction tracing. The supported values are:                                      |  |  |  |  |
|         |      | <b>0b0000</b> Conditional instruction tracing is disabled.                                      |  |  |  |  |
|         |      | <b>0b0001</b> Conditional load instructions are traced.                                         |  |  |  |  |
|         |      | <b>0b0010</b> Conditional store instructions are traced.                                        |  |  |  |  |
|         |      | <b>0b0011</b> Conditional load and store instructions are traced.                               |  |  |  |  |
|         |      | <b>0b0111</b> All conditional instructions are traced.                                          |  |  |  |  |
|         |      | All other values are Reserved.                                                                  |  |  |  |  |

# Table B1-13 TRCCONFIGR bit assignments (continued)

| Bits  | Name | Function                                                                              |  |  |  |  |  |  |
|-------|------|---------------------------------------------------------------------------------------|--|--|--|--|--|--|
| [4]   | CCI  | cycle counting in instruction trace:                                                  |  |  |  |  |  |  |
|       |      | Cycle counting in instruction trace disabled.                                         |  |  |  |  |  |  |
|       |      | Cycle counting in instruction trace enabled.                                          |  |  |  |  |  |  |
|       |      | or more cycle counting options, see B1.11 Cycle Count Control Register on page B1-59. |  |  |  |  |  |  |
| [3]   | BB   | anch broadcast mode:                                                                  |  |  |  |  |  |  |
|       |      | Branch broadcast mode disabled.                                                       |  |  |  |  |  |  |
|       |      | Branch broadcast mode enabled.                                                        |  |  |  |  |  |  |
| [2:0] | -    | RESO.                                                                                 |  |  |  |  |  |  |

# B1.5 Auxiliary Control Register

The processor does not implement TRCAUXCTLR, so this register is always UNK/SBZP.

# B1.6 Event Control 0 Register

The TRCEVENTCTLOR controls the tracing of events in the trace stream. The events also drive the ETM-M33 external outputs.

# Usage constraints

This register must always be programmed as part of the trace unit initialization. Only accepts writes when the trace unit is disabled.

### Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCEVENTCTLOR bit assignments.



# Figure B1-4 TRCEVENTCTL0R bit assignments

The following table shows the TRCEVENTCTLOR bit assignments.

# Table B1-14 TRCEVENTCTL0R bit assignments

| Bits    | Name  | Function                                                                                 |
|---------|-------|------------------------------------------------------------------------------------------|
| [31:16] | -     | RES0.                                                                                    |
| [15]    | TYPE1 | Selects the resource type for event 1:                                                   |
|         |       | • Single selected resource.                                                              |
|         |       | 1         Boolean combined resource pair.                                                |
| [14:12] | -     | RES0.                                                                                    |
| [11:8]  | SEL1  | Selects the resource number, based on the value of TYPE1:                                |
|         |       | When TYPE1 is 0, selects a single selected resource from 0-15 defined by SEL1[2:0].      |
|         |       | When TYPE1 is 1, selects a Boolean combined resource pair from 0-7 defined by SEL1[2:0]. |
| [7]     | TYPE0 | Selects the resource type for event 0:                                                   |
|         |       | • Single selected resource.                                                              |
|         |       | 1         Boolean combined resource pair.                                                |
| [6:3]   | -     | RES0.                                                                                    |
| [2:0]   | SEL0  | Selects the resource number, based on the value of TYPE0:                                |
|         |       | When TYPE0 is 0, selects a single selected resource from 0-15 defined by SEL0[2:0].      |
|         |       | When TYPE0 is 1, selects a Boolean combined resource pair from 0-7 defined by SEL0[2:0]. |

# B1.7 Event Control 1 Register

The TRCEVENTCTL1R controls how the events selected by TRCEVENTCTL0R behave.

See B1.6 Event Control 0 Register on page B1-54.

# Usage constraints

This register must always be programmed as part of the trace unit initialization. Only accepts writes when the trace unit is disabled.

# Configurations

Available in all configurations.

### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCEVENTCTL1R bit assignments.



# Figure B1-5 TRCEVENTCTL1R bit assignments

The following table shows the TRCEVENTCTL1R bit assignments.

# Table B1-15 TRCEVENTCTL1R bit assignments

| Bits    | Name       | Function                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| [31:13] | -          | RES0.                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| [12]    | LPOVERRIDE | <ul> <li>Low power state behavior override:</li> <li>Low power state behavior unaffected.</li> <li>Low power state behavior overridden. The resources and Event trace generation are unaffected by entry to a low power state.</li> </ul> |  |  |  |  |  |  |
| [11]    | ATB        | ATB trigger enable:         Ø       ATB trigger disabled.         1       ATB trigger enabled.                                                                                                                                            |  |  |  |  |  |  |
| [10:4]  | -          | RESO                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| [3:2]   | -          | RES0/WI                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| [1:0]   | INSTEN     | One bit per event, to enable generation of an event element in the instruction trace stream when the selected event occurs:         Ø       Event does not cause an event element.         1       Event causes an event element.         |  |  |  |  |  |  |

# B1.8 Stall Control Register

The TRCSTALLCTLR enables ETM-M33 to stall the processor if the ETM-M33 FIFO goes over the programmed level to minimize risk of overflow.

### Usage constraints

Only accepts writes when the trace unit is disabled.

This register must always be programmed as part of the trace unit initialization.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCSTALLCTLR bit assignments.



# Figure B1-6 TRCSTALLCTLR bit assignments

The following table shows the TRCSTALLCTLR bit assignments.

# Table B1-16 TRCSTALLCTLR bit assignments

| Bits    | Name         | ame Function                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| [31:11] | -            | RES0.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| [10]    | INSTPRIORITY | <ul> <li>Prioritize instruction trace if instruction trace buffer space is less than LEVEL:</li> <li>0 The trace unit must not prioritize instruction trace.</li> <li>1 The trace unit can prioritize instruction trace.</li> </ul>                                                                                                                                                          |  |  |  |  |  |
| [9]     | -            | RES0.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| [8]     | ISTALL       | <ul> <li>Stall processor based on instruction trace buffer space:</li> <li>O The trace unit must not stall the processor.</li> <li>1 The trace unit can stall the processor.</li> </ul>                                                                                                                                                                                                      |  |  |  |  |  |
| [7:4]   | -            | RES0.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| [3:0]   | LEVEL        | <ul> <li>Threshold at which stalling becomes active. This provides four levels. This level can be varied to optimize the level of invasion caused by stalling, balanced against the risk of a FIFO overflow:</li> <li>Øb0000 Zero invasion. This setting has a greater risk of a FIFO overflow</li> <li>Øb1111 Maximum invasion occurs but there is less risk of a FIFO overflow.</li> </ul> |  |  |  |  |  |

# B1.9 Global Timestamp Control Register

The TRCTSCTLR controls the insertion of global timestamps into the trace stream. A timestamp is always inserted into the instruction trace stream.

# Usage constraints

Only accepts writes when the trace unit is disabled.

This register must always be programmed as part of the trace unit initialization.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCTSCTLR bit assignments.

| 31 |  |  | 8 7   |  | 0 |
|----|--|--|-------|--|---|
|    |  |  | EVENT |  |   |
|    |  |  |       |  |   |

# Figure B1-7 TRCTSCTLR bit assignments

The following table shows the TRCTSCTLR bit assignments.

# Table B1-17 TRCTSCTLR bit assignments

| Bits   | Name  | Function                                                                                                                   |
|--------|-------|----------------------------------------------------------------------------------------------------------------------------|
| [31:8] | -     | RES0.                                                                                                                      |
| [7:0]  | EVENT | An event selector. When the selected event is triggered, the trace unit inserts a global timestamp into the trace streams. |

# B1.10 Synchronization Period Register

The TRCSYNCPR specifies the period of trace synchronization of the trace streams. TRCSYNCPR defines a number of bytes of trace between requests for trace synchronization. This value is always a power of two.

# Usage constraints

The register is implemented as RO and the synchronization period, given in PERIOD, is **0b01010**.

# Configurations

Available in all configurations.

### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCSYNCPR bit assignments.

| 31 |  |     |   |  | 5 | 4     | 0 |
|----|--|-----|---|--|---|-------|---|
|    |  | RES | D |  |   | PERIO | C |

# Figure B1-8 TRCSYNCPR bit assignments

The following table shows the TRCSYNCPR bit assignments.

# Table B1-18 TRCSYNCPR bit assignments

| Bits   | Name   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:5] | -      | RES0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [4:0]  | PERIOD | <ul> <li>Defines the number of bytes of trace between trace synchronization requests as a total of the number of bytes generated by the instruction stream. The number of bytes is 2<sup>N</sup> where N is the value of this field:</li> <li>A value of zero disables these periodic trace synchronization requests, but does not disable other trace synchronization requests.</li> <li>The minimum value that can be programmed, other than zero, is 8, providing a minimum trace synchronization period of 256 bytes.</li> <li>The maximum value is 20, providing a maximum trace synchronization period of 2<sup>20</sup> bytes.</li> </ul> |

# B1.11 Cycle Count Control Register

The TRCCCCTLR sets the threshold value for instruction trace cycle counting. The threshold represents the minimum interval between cycle count trace packets.

# Usage constraints

Only accepts writes when the trace unit is disabled.

This register must always be programmed as part of the trace unit initialization.

# Configurations

Available in all configurations.

### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCCCCTLR bit assignments.

| 31 |      |  |  |  | 12 11 |      |       | 0 |
|----|------|--|--|--|-------|------|-------|---|
|    | RES0 |  |  |  |       | THRE | SHOLD |   |

# Figure B1-9 TRCCCCTLR bit assignments

The following table shows the TRCCCCTLR bit assignments.

# Table B1-19 TRCCCCTLR bit assignments

| Bits    | Name      | Function                                 |
|---------|-----------|------------------------------------------|
| [31:12] | -         | RES0.                                    |
| [11:0]  | THRESHOLD | Instruction trace cycle count threshold. |

# B1.12 Trace ID Register

The TRCTRACEIDR sets the trace ID on the trace bus.

# Usage constraints

In a CoreSight system, writing of reserved trace ID values, 0x00 and 0x70-0x7F, is UNPREDICTABLE. This register must always be programmed as part of the trace unit initialization. Only accepts writes when the trace unit is disabled.

# Configurations

Available in all configurations.

### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-2 General control and ID registers* on page B1-45.

The following figure shows the TRCTRACEIDR bit assignments.

| 31 |  |      |  | 7 | 6 |         | 0 |
|----|--|------|--|---|---|---------|---|
|    |  | res0 |  |   |   | TRACEID |   |

# Figure B1-10 TRCTRACEIDR bit assignments

The following table shows the TRCTRACEIDR bit assignments.

# Table B1-20 TRCTRACEIDR bit assignments

| Bits   | Name    | Function                                                |
|--------|---------|---------------------------------------------------------|
| [31:7] | -       | RES0.                                                   |
| [6:0]  | TRACEID | Trace ID value. This provides the instruction trace ID. |

# B1.13 ViewInst Main Control Register

The TRCVICTLR controls instruction trace filtering.

# Usage constraints

Only accepts writes when the trace unit is disabled.

Only returns stable data when TRCSTATR.PMSTABLE is 1.

Must be programmed, particularly to set the value of the SSSTATUS bit, that sets the state of the start-stop logic.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-3 Trace filtering control register* on page B1-46.

The following figure shows the TRCVICTLR bit assignments.



# Figure B1-11 TRCVICTLR bit assignments

The following table shows the TRCVICTLR bit assignments.

# Table B1-21 TRCVICTLR bit assignments

| Bits    | Name      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:20] | -         | RES0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| [19:16] | EXLEVEL_S | <ul> <li>In Secure state, each bit controls whether instruction tracing is enabled for the corresponding exception level:</li> <li>The trace unit generates instruction trace, in Secure state, for exception level n.</li> <li>The trace unit generates instruction trace, in Secure state, for exception level n.</li> <li>The exception levels are:</li> <li>Bit[16] Exception level 0.</li> <li>Bit[17] RES0.</li> <li>Bit[18] RES0. EXLEVEL_S[2] is never implemented.</li> <li>Bit[19] Exception level 3.</li> </ul> |
| [15:12] | -         | RESO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| [11]    | TRCERR    | <ul> <li>Selects whether a system error exception must always be traced:</li> <li>Ø System error exception is traced only if the instruction or exception immediately before the system error exception is traced.</li> <li>1 System error exception is always traced regardless of the value of ViewInst.</li> </ul>                                                                                                                                                                                                      |

# Table B1-21 TRCVICTLR bit assignments (continued)

| Bits  | Name     | unction                                                                                                                              |  |  |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [10]  | TRCRESET | Selects whether a reset exception must always be traced:                                                                             |  |  |
|       |          | <ul> <li>Reset exception is traced only if the instruction or exception immediately before the reset exception is traced.</li> </ul> |  |  |
|       |          | 1 Reset exception is always traced regardless of the value of ViewInst.                                                              |  |  |
| [9]   | SSSTATUS | Indicates the current status of the start/stop logic:                                                                                |  |  |
|       |          | • Start/stop logic is in the stopped state.                                                                                          |  |  |
|       |          | 1     Start/stop logic is in the started state.                                                                                      |  |  |
| [8]   | -        | RES0.                                                                                                                                |  |  |
| [7:0] | EVENT    | An event selector.                                                                                                                   |  |  |

# B1.14 Counter Reload Value Registers 0

The TRCCNTRLDVR0 defines the reload value for the reduced function counter.

# Usage constraints

Only accepts writes when the trace unit is disabled.

The count value is only stable when TRCSTATR.PMSTABLE is 1.

If software uses counter0, then it must write to this register to set the counter reload value.

### Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-4 Derived resource register* on page B1-46.

The following figure shows the TRCCNTRLDVR0 bit assignments.

| 31 |      | 16 15 |       | 0 |
|----|------|-------|-------|---|
|    | res0 |       | VALUE |   |

# Figure B1-12 TRCCNTRLDVR0 bit assignments

The following table shows the TRCCNTRLDVR0 bit assignments.

# Table B1-22 TRCCNTRLDVR0 bit assignments

| Bits    | Value | Function                                                                                                           |
|---------|-------|--------------------------------------------------------------------------------------------------------------------|
| [31:16] | -     | RES0.                                                                                                              |
| [15:0]  | VALUE | Defines the reload value for the counter. This value is loaded into the counter each time the reload event occurs. |

# B1.15 ID Register 8-13

The TRCIDRn indicates information about the implemented trace stream.

### Usage constraints

There are no usage constraints.

# Configurations

These registers are available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-5 Implementation specific and identification registers* on page B1-46.

The following figure shows the TRCIDR8 bit assignments.

| 31 |  |         |  | 0 |
|----|--|---------|--|---|
|    |  | MAXSPEC |  |   |
|    |  |         |  |   |

# Figure B1-13 TRCIDR8 bit assignments

The following table shows the TRCIDR8 bit assignments.

# Table B1-23 TRCIDR8 bit assignments

| Bits   | Name | Function                                                                                                                                                                            |  |
|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [31:0] |      | ndicates the maximum speculation depth of the instruction trace stream. This is the maximum number of P0 elements that have not been committed in the trace stream at any one time. |  |
|        |      | 0x00000000     Maximum trace speculation depth is zero.                                                                                                                             |  |

The following figure shows the TRCIDR9 bit assignments.

| 31 |  |          |  | 0 |
|----|--|----------|--|---|
|    |  | NUMP0KEY |  |   |
|    |  |          |  |   |

# Figure B1-14 TRCIDR9 bit assignments

The following table shows the TRCIDR9 bit assignments.

### Table B1-24 TRCIDR9 bit assignments

| Bits   | Name     | Function                                                 |                                       |  |
|--------|----------|----------------------------------------------------------|---------------------------------------|--|
| [31:0] | NUMP0KEY | ndicates the number of P0 right-hand keys that are used: |                                       |  |
|        |          | 0×00000000                                               | No P0 keys used in instruction trace. |  |

### The following figure shows the TRCIDR10 bit assignments.



# Figure B1-15 TRCIDR10 bit assignments

The following table shows the TRCIDR10 bit assignments.

# Table B1-25 TRCIDR10 bit assignments

| Bits   | Name     | Function                                                                             |                                                  |  |  |
|--------|----------|--------------------------------------------------------------------------------------|--------------------------------------------------|--|--|
| [31:0] | NUMP1KEY | Indicates the total number of P1 right-hand keys, including normal and special keys: |                                                  |  |  |
|        |          | 0×00000000                                                                           | No P1 right-hand keys used in instruction trace. |  |  |

The following figure shows the TRCIDR11 bit assignments.

| 31       |  |  |  |  |  |  |  | 0 |  |
|----------|--|--|--|--|--|--|--|---|--|
| NUMP1SPC |  |  |  |  |  |  |  |   |  |
|          |  |  |  |  |  |  |  |   |  |

# Figure B1-16 TRCIDR11 bit assignments

The following table shows the TRCIDR11 bit assignments.

# Table B1-26 TRCIDR11 bit assignments

| Bits   | Name     | Function                |                                                          |  |  |  |  |
|--------|----------|-------------------------|----------------------------------------------------------|--|--|--|--|
| [31:0] | NUMP1SPC | Indicates the number of | ndicates the number of special P1 right-hand keys.       |  |  |  |  |
|        |          | 0×00000000              | No special P1 right-hand keys used in any configuration. |  |  |  |  |

The following figure shows the TRCIDR12 bit assignments.

| 31 |  |   |          |    |  | 0 |
|----|--|---|----------|----|--|---|
|    |  | N | JMCONDKI | EY |  |   |
|    |  |   |          |    |  |   |

# Figure B1-17 TRCIDR12 bit assignments

The following table shows the TRCIDR12 bit assignments.

# Table B1-27 TRCIDR12 bit assignments

| Bits  | Name       | Function                                                                                                 |                                                         |  |
|-------|------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--|
| [31:0 | NUMCONDKEY | Indicates the total number of conditional instruction right-hand keys, including normal and special keys |                                                         |  |
|       |            | 0x00000001                                                                                               | One conditional instruction right-hand key implemented. |  |

The following figure shows the TRCIDR13 bit assignments.

| 31 |  |   |           |    |  | 0 |
|----|--|---|-----------|----|--|---|
|    |  | Ν | IUMCONDSP | C. |  |   |
|    |  |   |           | 0  |  |   |

# Figure B1-18 TRCIDR13 bit assignments

The following table shows the TRCIDR13 bit assignments.

### Table B1-28 TRCIDR13 bit assignments

| Bits   | Name       | Function             |                                                                               |  |  |  |  |
|--------|------------|----------------------|-------------------------------------------------------------------------------|--|--|--|--|
| [31:0] | NUMCONDSPC | This indicates the n | This indicates the number of special conditional instruction right-hand keys. |  |  |  |  |
|        |            | 0×00000000           | No special conditional instruction right-hand keys implemented.               |  |  |  |  |

# B1.16 Implementation Specific Register 0

The TRCIMSPEC0 shows the presence of any IMPLEMENTATION SPECIFIC features, and enables any features that are provided.

# Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-5 Implementation specific and identification registers* on page B1-46.

The following figure shows the TRCIMSPEC0 bit assignments.



SUPPORT-

# Figure B1-19 TRCIMSPEC0 bit assignments

The following table shows the TRCIMSPEC0 bit assignments.

# Table B1-29 TRCIMSPEC0 bit assignments

| Bits   | Name    | Function                                                       |
|--------|---------|----------------------------------------------------------------|
| [31:4] | -       | RES0.                                                          |
| [3:0]  | SUPPORT | Set to 0. No IMPLEMENTATION SPECIFIC extensions are supported. |

# B1.17 ID Register 0

The TRCIDR0 indicates the tracing capabilities of the ETM-M33 instruction trace.

# Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-5 Implementation specific and identification registers* on page B1-46.

The following figure shows the TRCIDR0 bit assignments.



### Figure B1-20 TRCIDR0 bit assignments

The following table shows the TRCIDR0 bit assignments.

# Table B1-30 TRCIDR0 bit assignments

| Bits    | Name      | Function                                                                                                                                                      |  |  |  |  |  |
|---------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| [31:30] | -         | RESO.                                                                                                                                                         |  |  |  |  |  |
| [29]    | СОММОРТ   | dicates the meaning of the commit field in some packets:<br>Commit mode 1.                                                                                    |  |  |  |  |  |
| [28:24] | TSSIZE    | Global timestamp size:0b01000Maximum of 64-bit global timestamp implemented.                                                                                  |  |  |  |  |  |
| [23:18] | -         | RESO.                                                                                                                                                         |  |  |  |  |  |
| [17]    | TRCEXDATA | <ul><li>Indicates support for the tracing of data transfers for exceptions and exception returns:</li><li>0 TRCVDCTLR.TRCEXDATA is not implemented.</li></ul> |  |  |  |  |  |
| [16:15] | QSUPP     | Indicates Q element support:       0b00     Q elements not supported.                                                                                         |  |  |  |  |  |
| [14]    | QFILT     | RESO.                                                                                                                                                         |  |  |  |  |  |
| [13:12] | CONDTYPE  | Indicates how conditional results are traced:0b00The trace unit indicates only if a conditional instruction passes or fails its condition code check.         |  |  |  |  |  |
| [11:10] | NUMEVENT  | Number of events supported in the trace:0b01Two events supported.                                                                                             |  |  |  |  |  |

# Table B1-30 TRCIDR0 bit assignments (continued)

| Bits  | Name     | Function                                                                            |  |  |  |  |
|-------|----------|-------------------------------------------------------------------------------------|--|--|--|--|
| [9]   | RETSTACK | Return stack support:                                                               |  |  |  |  |
|       |          | 1 Two entry return stack implemented.                                               |  |  |  |  |
| [8]   | -        | RESO.                                                                               |  |  |  |  |
| [7]   | TRCCCI   | Support for cycle counting in the instruction trace:                                |  |  |  |  |
|       |          | 1 Cycle counting in the instruction trace is implemented.                           |  |  |  |  |
| [6]   | TRCCOND  | Support for conditional instruction tracing:                                        |  |  |  |  |
|       |          | 1 Conditional instruction tracing is implemented.                                   |  |  |  |  |
| [5]   | TRCBB    | Support for branch broadcast tracing:                                               |  |  |  |  |
|       |          | 1         Branch broadcast tracing is implemented.                                  |  |  |  |  |
| [4:3] | TRCDATA  | Support for tracing of data:                                                        |  |  |  |  |
|       |          | 0b00     Data tracing is not supported.                                             |  |  |  |  |
| [2:1] | INSTP0   | Support for tracing of load and store instructions as P0 elements:                  |  |  |  |  |
|       |          | <b>0b00</b> Tracing of load and store instructions as P0 elements is not supported. |  |  |  |  |
| [0]   | -        | RES1.                                                                               |  |  |  |  |

# **Related references**

# B1.18 ID Register 1

The TRCIDR1 indicates the ETM-M33 architecture.

# Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-5 Implementation specific and identification registers* on page B1-46.

The following figure shows the TRCIDR1 bit assignments.

| 31 | 24       | 23   | 16 15  | 12 11  | 8 | 7 4 | 3 0      |
|----|----------|------|--------|--------|---|-----|----------|
|    | DESIGNER | RES0 | RES1   |        |   |     | REVISION |
|    |          |      | TRCARC | -IMAJ- |   | └TR | CARCHMIN |

### Figure B1-21 TRCIDR1 bit assignments

The following table shows the TRCIDR1 bit assignments.

# Table B1-31 TRCIDR1 bit assignments

| Bits    | Name       | Function                                      |  |  |  |  |  |
|---------|------------|-----------------------------------------------|--|--|--|--|--|
| [31:24] | DESIGNER   | Indicates the designer of the trace unit:     |  |  |  |  |  |
|         |            | 0x41 ARM                                      |  |  |  |  |  |
| [23:16] | -          | RES0.                                         |  |  |  |  |  |
| [15:12] | -          | ES1.                                          |  |  |  |  |  |
| [11:8]  | TRCARCHMAJ | Major trace unit architecture version number: |  |  |  |  |  |
|         |            | <b>0b0100</b> ETMv4.                          |  |  |  |  |  |
| [7:4]   | TRCARCHMIN | Minor trace unit architecture version number: |  |  |  |  |  |
|         |            | Øb0010     Minor revision 2.                  |  |  |  |  |  |
| [3:0]   | REVISION   | mplementation revision number:                |  |  |  |  |  |
|         |            | <b>0b0010</b> Implementation revision 2.      |  |  |  |  |  |

# **Related references**

# B1.19 ID Register 2

The TRCIDR2 indicates the maximum sizes of certain aspects of items in the trace.

# Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-5 Implementation specific and identification registers* on page B1-46.

The following figure shows the TRCIDR2 bit assignments.

| 31 29 | 28 25  | 24 20  | 19 15  | 14 10    | 9 5     | 4 0    |
|-------|--------|--------|--------|----------|---------|--------|
| RES0  | CCSIZE | DVSIZE | DASIZE | VMIDSIZE | CIDSIZE | IASIZE |

# Figure B1-22 TRCIDR2 bit assignments

The following table shows the TRCIDR2 bit assignments.

# Table B1-32 TRCIDR2 bit assignments

| Bits    | Name     | Function                                                    |
|---------|----------|-------------------------------------------------------------|
| [31:29] | -        | RES0.                                                       |
| [28:25] | CCSIZE   | Indicates the size of the cycle counter in bits minus 12:   |
|         |          | ØbØØØØ     Cycle count is 12 bits in length.                |
| [24:20] | DVSIZE   | Data value size in bytes:                                   |
|         |          | Øb00000     Data value size not supported.                  |
| [19:15] | DASIZE   | Data address size in bytes:                                 |
|         |          | Øb00000     Data address size not supported.                |
| [14:10] | VMIDSIZE | Virtual Machine ID size:                                    |
|         |          | Øb00000         Virtual Machine ID tracing not implemented. |
| [9:5]   | CIDSIZE  | Context ID tracing:                                         |
|         |          | Øb00000     Context ID tracing not implemented.             |
| [4:0]   | IASIZE   | Instruction address size:                                   |
|         |          | Øb00100Maximum of 32-bit address size.                      |

# **Related references**

# B1.20 ID Register 3

The TRCIDR3 indicates certain aspects of the ETM-M33 configuration.

# Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-5 Implementation specific and identification registers* on page B1-46.

The following figure shows the TRCIDR3 bit assignments.



# Figure B1-23 TRCIDR3 bit assignments

The following table shows the TRCIDR3 bit assignments.

# Table B1-33 TRCIDR3 bit assignments

| Bits    | Name       | Function                                                                                                                                            |
|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| [31]    | NOOVERFLOW | Indicates whether TRCSTALLCTLR.NOOVERFLOW is implemented:                                                                                           |
|         |            | • NOOVERFLOW is not implemented.                                                                                                                    |
| [30:28] | NUMPROC    | Indicates the number of processors available for tracing. This is driven from the ETM-M33 NUMPROC input pin, reflecting system implementation:      |
|         |            | Øb000         The trace unit can trace one processor.                                                                                               |
| [27]    | SYSSTALL   | System support for stall control of the processor. This is driven from the ETM-M33 <b>SYSSTALL</b> input pin, reflecting the system implementation: |
|         |            | <b>1</b> System supports stall control of the processor.                                                                                            |
|         |            | This field is used with STALLCTL. Only when both SYSSTALL and STALLCTL are 1 does the system support stalling of the processor.                     |
| [26]    | STALLCTL   | Stall control support:                                                                                                                              |
|         |            | 1 TRCSTALLCTLR is implemented.                                                                                                                      |
| [25]    | SYNCPR     | Indicates trace synchronization period support:                                                                                                     |
|         |            | 1 TRCSYNCPR is read-only for instruction trace only configuration. The trace synchronization period is fixed.                                       |
| [24]    | TRCERR     | Indicates whether TRCVICTLR.TRCERR is implemented:                                                                                                  |
|         |            | 1 TRCERR is implemented.                                                                                                                            |
| [23:20] | EXLEVEL_NS | RES0.                                                                                                                                               |

# Table B1-33 TRCIDR3 bit assignments (continued)

| Bits    | Name      | Function                                                                                                                                                                                |
|---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [19:16] | EXLEVEL_S | Privilege levels implemented. One bit for each level.         0b1001       Privilege levels Thread and Handler are implemented.                                                         |
| [15:12] | -         | RESO.                                                                                                                                                                                   |
| [11:0]  | CCITMIN   | <ul> <li>Minimum value which can be programmed to TRCCCCTLR.THRESHOLD, defining the minimum cycle counting threshold.</li> <li>Øx4 Minimum of four instruction trace cycles.</li> </ul> |

# **Related references**

# B1.21 ID Register 4

The TRCIDR4 indicates the available ETM-M33 resources.

#### Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-5 Implementation specific and identification registers* on page B1-46.

The following figure shows the TRCIDR4 bit assignments.

| 31   | 28 27    | 24 23 | 20 19 | 16 | 15 12 | 11 9    | 8 | 7 4       | 3    | 0 |
|------|----------|-------|-------|----|-------|---------|---|-----------|------|---|
| NUMV | MIDC NUM |       | sscc  |    | NUMPC | res0    |   | NUMDVC    |      |   |
|      |          |       |       |    | SUF   | PPDAC - |   | NUMACPAIF | rs — |   |

Figure B1-24 TRCIDR4 bit assignments

The following table shows the TRCIDR4 bit assignments.

#### Table B1-34 TRCIDR4 bit assignments

| Bits    | Name       | Function                                                          |
|---------|------------|-------------------------------------------------------------------|
| [31:28] | NUMVMIDC   | Number of Virtual Machine ID (VMID) comparators implemented:      |
|         |            | Øb0000         VMID comparators are not implemented.              |
| [27:24] | NUMCIDC    | Number of Context ID comparators implemented:                     |
|         |            | Øb0000         Context ID comparators are not supported.          |
| [23:20] | NUMSSCC    | Number of single-shot comparator controls implemented:            |
|         |            | Øb0001         One single-shot comparator control is implemented. |
| [19:16] | NUMRSPAIR  | Number of resource selection pairs implemented:                   |
|         |            | <b>0b0001</b> Two resource selection pairs are implemented.       |
| [15:12] | NUMPC      | Number of processor comparator inputs implemented for the DWT:    |
|         |            | 0b0010   Two processor comparator inputs.                         |
|         |            | Øb0100         Four processor comparator inputs.                  |
| [11:9]  | -          | RES0.                                                             |
| [8]     | SUPPDAC    | Data address comparisons implemented:                             |
|         |            | • Data address comparisons are not supported.                     |
| [7:4]   | NUMDVC     | Number of data value comparators implemented:                     |
|         |            | <b>0b0000</b> No data value comparators are implemented.          |
| [3:0]   | NUMACPAIRS | Number of address comparator pairs implemented:                   |
|         |            | <b>0b0000</b> No address comparator pairs are implemented.        |

# Related references

A1.3 Features on page A1-19.

# B1.22 ID Register 5

The TRCIDR5 indicates the available ETM-M33 resources.

#### Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-5 Implementation specific and identification registers* on page B1-46.

The following figure shows the TRCIDR5 bit assignments.



#### Figure B1-25 TRCIDR5 bit assignments

The following table shows the TRCIDR5 bit assignments.

#### Table B1-35 TRCIDR5 bit assignments

| Bits    | Name        | Function                                                  |  |  |  |  |
|---------|-------------|-----------------------------------------------------------|--|--|--|--|
| [31]    | REDFUNCNTR  | Reduced Function Counter implemented:                     |  |  |  |  |
|         |             | 1 Counter 0 is implemented as a Reduced Function Counter. |  |  |  |  |
| [30:28] | NUMCNTR     | Number of counters implemented:                           |  |  |  |  |
|         |             | <b>0b001</b> One counter implemented.                     |  |  |  |  |
| [27:25] | NUMSEQSTATE | Number of sequencer states implemented:                   |  |  |  |  |
|         |             | <b>0b000</b> No sequencer states implemented.             |  |  |  |  |
| [24]    | -           | RESO.                                                     |  |  |  |  |
| [23]    | LPOVERRIDE  | Low-power state override support:                         |  |  |  |  |
|         |             | 1 Low-power state override support implemented.           |  |  |  |  |
| [22]    | ATBTRIG     | ATB trigger support:                                      |  |  |  |  |
|         |             | 1 ATB trigger support implemented.                        |  |  |  |  |
| [21:16] | TRACEIDSIZE | Number of bits of trace ID:                               |  |  |  |  |
|         |             | <b>0x07</b> Seven-bit trace ID implemented.               |  |  |  |  |
| [15:12] | -           | RESO.                                                     |  |  |  |  |

#### Table B1-35 TRCIDR5 bit assignments (continued)

| Bits   | Name        | Function                                                  |
|--------|-------------|-----------------------------------------------------------|
| [11:9] | NUMEXTINSEL | Number of external input selectors implemented:           |
|        |             | <b>0b000</b> No external input selectors are implemented. |
| [8:0]  | NUMEXTIN    | Number of external inputs implemented:                    |
|        |             | <b>0</b> ×4 Four external inputs implemented.             |

# **Related references**

A1.3 Features on page A1-19.

# B1.23 Resource Selection Registers 2-3

The TRCRSCTLRn controls the trace resources.

#### **Usage constraints**

There are no usage constraints.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-6 Resource selection register* on page B1-47.

The following figure shows the TRCRSCTLRn bit assignments.



#### Figure B1-26 TRCRSCTLRn bit assignments

The following table shows the TRCRSCTLRn bit assignments.

#### Table B1-36 TRCRSCTLRn bit assignments

| Bits    | Name    | Function                                                                                              |  |  |  |
|---------|---------|-------------------------------------------------------------------------------------------------------|--|--|--|
| [31:22] | -       | RES0.                                                                                                 |  |  |  |
| [21]    | PAIRINV | Inverts the result of a combined pair of resources.                                                   |  |  |  |
|         |         | This bit is only implemented on the lower register for a pair of resource selectors.                  |  |  |  |
| [20]    | INV     | Inverts the selected resources:                                                                       |  |  |  |
|         |         | <b>0</b> Resource is not inverted.                                                                    |  |  |  |
|         |         | 1 Resource is inverted.                                                                               |  |  |  |
| [19]    | -       | RESO.                                                                                                 |  |  |  |
| [18:16] | GROUP   | Selects a group of resources.                                                                         |  |  |  |
| [15:8]  | -       | RESO.                                                                                                 |  |  |  |
| [7:0]   | SELECT  | Selects one or more resources from the wanted group. One bit is provided per resource from the group. |  |  |  |

# B1.24 Single-shot Comparator Control Register 0

The TRCSSCCR0 controls the single-shot comparator.

#### **Usage constraints**

There are no usage constraints.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-7 Single-shot comparator registers* on page B1-47.

The following figure shows the TRCSSCCR0 bit assignments.



RST\_\_\_

#### Figure B1-27 TRCSSCCR0 bit assignments

The following table shows the TRCSSCCR0 bit assignments.

#### Table B1-37 TRCSSCCR0 bit assignments

| Bits    | Name | Function                                                                                                                                                                          |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:25] | -    | RES0.                                                                                                                                                                             |
| [24]    | RST  | Enables the single-shot comparator resource to be reset when it occurs, to enable another comparator match to be detected:<br><b>1</b> Reset enabled. Multiple matches can occur. |
| [23:20] | -    | RES0.                                                                                                                                                                             |
| [19:16] | ARC  | RAZ/WI.                                                                                                                                                                           |
| [15:8]  | -    | RES0.                                                                                                                                                                             |
| [7:0]   | SAC  | RAZ/WI.                                                                                                                                                                           |

# B1.25 Single-shot Comparator Status Register 0

The TRCSSCSR0 indicates the status of the single-shot comparators. TRCSSCSR0 is sensitive to instruction addresses.

#### Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-7 Single-shot comparator registers* on page B1-47.

The following figure shows the TRCSSCSR0 bit assignments.



#### Figure B1-28 TRCSSCSR0 bit assignments

The following table shows the TRCSSCSR0 bit assignments.

#### Table B1-38 TRCSSCSR0 bit assignments

| Bits   | Name   | Function                                                                                                                                       |  |  |  |  |  |
|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| [31]   | STATUS | Single-shot status. This indicates whether any of the selected comparators have matched:                                                       |  |  |  |  |  |
|        |        | Ø     Match has not occurred.                                                                                                                  |  |  |  |  |  |
|        |        | 1 Match has occurred at least once.                                                                                                            |  |  |  |  |  |
|        |        | When programming ETM-M33, if TRCSSCCR0.RST is 0, the STATUS bit must be explicitly written to 0 to enable this single-shot comparator control. |  |  |  |  |  |
| [30:4] | -      | RES0.                                                                                                                                          |  |  |  |  |  |
| [3]    | PC     | Indicates that the Single-shot comparator is sensitive to processor comparator inputs:                                                         |  |  |  |  |  |
|        |        | 1 Single-shot comparator is sensitive to processor comparator inputs.                                                                          |  |  |  |  |  |
| [2]    | DV     | Data value comparator support:                                                                                                                 |  |  |  |  |  |
|        |        | • Single-shot data value comparisons not supported.                                                                                            |  |  |  |  |  |
| [1]    | DA     | Data address comparator support:                                                                                                               |  |  |  |  |  |
|        |        | • Single-shot data address comparisons not supported.                                                                                          |  |  |  |  |  |
| [0]    | INST   | Instruction address comparator support:                                                                                                        |  |  |  |  |  |
|        |        | • Single-shot instruction address comparisons not supported.                                                                                   |  |  |  |  |  |

# B1.26 Single-shot Processor Comparator Input Control Register

The TRCSSPCICR0 selects the processor comparator inputs for Single-shot control.

#### Usage constraints

Can only be written when the trace unit is disabled.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-7 Single-shot comparator registers* on page B1-47.

The following figure shows the TRCSSPCICR0 bit assignments.

| 31 |  |      |  | 4 3 | 0  |
|----|--|------|--|-----|----|
|    |  | res0 |  |     | PC |

# Figure B1-29 TRCSSPCICR0 bit assignments

The following table shows the TRCSSPCICR0 bit assignments.

#### Table B1-39 TRCSSPCICR0 bit assignments

| Bits   | Name | Function                                                                                                            |
|--------|------|---------------------------------------------------------------------------------------------------------------------|
| [31:4] | -    | RES0.                                                                                                               |
| [3:0]  | PC   | Selects one or more processor comparator inputs for Single-shot control.                                            |
|        |      | One bit is provided for each processor comparator input. The number of comparator inputs can be either two or four. |

# B1.27 Power Down Control Register

The TRCPDCR request to the system power controller to keep ETM-M33 powered up.

#### Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-8 Power control registers* on page B1-47.

The following figure shows the TRCPDCR bit assignments.



#### Figure B1-30 TRCPDCR bit assignments

The following table shows the TRCPDCR bit assignments.

#### Table B1-40 TRCPDCR bit assignments

| Bits   | Name | Function                                                                                           |  |  |  |  |
|--------|------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| [31:4] | -    | RES0.                                                                                              |  |  |  |  |
| [3]    | PU   | ower up request, to request that power to ETM-M33 and access to the trace registers is maintained: |  |  |  |  |
|        |      | • Power not requested.                                                                             |  |  |  |  |
|        |      | 1 Power requested.                                                                                 |  |  |  |  |
|        |      | This bit is reset to 0 on a trace unit reset.                                                      |  |  |  |  |
| [2:0]  | -    | RES0.                                                                                              |  |  |  |  |

# B1.28 Power Down Status Register

The TRCPDSR indicates the power down status of the ETM-M33.

#### **Usage constraints**

There are no usage constraints.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-8 Power control registers* on page B1-47.

The following figure shows the TRCPDSR bit assignments.



#### Figure B1-31 TRCPDSR bit assignments

The following table shows the TRCPDSR bit assignments.

#### Table B1-41 TRCPDSR bit assignments

| Bits   | Name     | Function                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:6] | -        | RES0.                                                                                                                                                                                                                                                                                                                                                                                           |
| [5]    | OSLK     | RES0.                                                                                                                                                                                                                                                                                                                                                                                           |
| [4:2]  | -        | RES0.                                                                                                                                                                                                                                                                                                                                                                                           |
| [1]    | STICKYPD | Sticky power down state.         Ø       Trace register power has not been removed since the TRCPDSR was last read.         1       Trace register power has been removed since the TRCPDSR was last read.         This bit is set to 1 when power to the ETM-M33 registers is removed, to indicate that programming state has been lost. It is cleared after a read of the TRCPDSR.            |
| [0]    | POWER    | <ul> <li>Indicates ETM-M33 is powered up:</li> <li>1 ETM-M33 is powered up. All registers are accessible.</li> <li>If a system implementation allows ETM-M33 to be powered down independently of the debug power domain, the system must ensure:</li> <li>Accesses to ETM-M33 complete correctly.</li> <li>Reads to this location return 0 to indicate that ETM-M33 is powered down.</li> </ul> |

# B1.29 Integration test registers

The ETM-M33 contains integration test registers. These can be used to access some of the ports that are useful in determining the system level trace topology by identifying the integration between specific components. Because the integration mode overrides the normal bus protocols, the ETM and ATB interconnect must be reset when any topology detection has been performed. Integration test registers are used to set the outputs and read the state of some of the signals.

To access the integration test registers, you must first set bit[0] of the *B1.29.4 Integration Mode Control Register* on page B1-85 to 1.

• You can use the write-only Integration test registers to set the outputs of some of the ETM-M33 signals. The following table shows the signals that can be controlled in this way.

| Signal Register |               | Bits  | Register description                                           |
|-----------------|---------------|-------|----------------------------------------------------------------|
| AFREADYMI       | TRCITIATBOUTR | [1]   | B1.29.3 Integration Instruction ATB Out Register on page B1-85 |
| ATIDMI[6:0]     | TRCITATBIDR   | [6:0] | B1.29.1 Integration ATB Identification Register on page B1-84  |
| ATVALIDMI       | TRCITIATBOUTR | [0]   | B1.29.3 Integration Instruction ATB Out Register on page B1-85 |

Table B1-42 Output signals that the integration test registers can control

• You can use the read-only integration test registers to read the state of some of the ETM-M33 input signals. The following table shows the signals that can be read in this way.

#### Table B1-43 Input signals that the integration test registers can read

| Signal Register |              | Bits | Register description                                          |
|-----------------|--------------|------|---------------------------------------------------------------|
| AFVALIDMI       | TRCITIATBINR | [1]  | B1.29.2 Integration Instruction ATB In Register on page B1-84 |
| ATREADYMI       | TRCITIATBINR | [0]  | B1.29.2 Integration Instruction ATB In Register on page B1-84 |

See the *ARM*<sup>®</sup> *Embedded Trace Macrocell Architecture Specification ETMv4* for more information about TRCITCTRL.

This section contains the following subsections:

- B1.29.1 Integration ATB Identification Register on page B1-84.
- B1.29.2 Integration Instruction ATB In Register on page B1-84.
- B1.29.3 Integration Instruction ATB Out Register on page B1-85.
- B1.29.4 Integration Mode Control Register on page B1-85.

#### B1.29.1 Integration ATB Identification Register

The TRCITATBIDR sets the state of output pins.

The output pins are listed in Table B1-44 TRCITATBIDR bit assignments on page B1-84.

#### Usage constraints

- Available when bit[0] of TRCITCTRL is set to 1.
- The value of the register sets the signals on the output pins when the register is written.

#### Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43, *Table B1-9 Integration test registers* on page B1-48, and *Table B1-42 Output signals that the integration test registers can control* on page B1-83.

The following figure shows the TRCITATBIDR bit assignments.



#### Figure B1-32 TRCITATBIDR bit assignments

The following table shows the TRCITATBIDR bit assignments.

#### Table B1-44 TRCITATBIDR bit assignments

| Bits   | Name | Function                           |
|--------|------|------------------------------------|
| [31:7] | -    | Reserved. Read undefined.          |
| [6:0]  | ID   | Drives the ATIDMI[6:0] output pin. |

#### B1.29.2 Integration Instruction ATB In Register

The TRCITIATBINR reads the state of the input pins.

The input pins are listed in Table B1-45 TRCITIATBINR bit assignments on page B1-85.

#### Usage constraints

- Available when bit[0] of TRCITCTRL is set to 1.
- The values of the register bits depend on the signals on the input pins when the register is read.

#### Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43, *Table B1-9 Integration test registers* on page B1-48, and *Table B1-42 Output signals that the integration test registers can control* on page B1-83.

The following figure shows the TRCITIATBINR bit assignments.



Figure B1-33 TRCITIATBINR bit assignments

The following table shows the TRCITIATBINR bit assignments.

#### Table B1-45 TRCITIATBINR bit assignments

| Bits   | Name     | Function                                                           |
|--------|----------|--------------------------------------------------------------------|
| [31:2] | -        | Reserved. Read undefined.                                          |
| [1]    | AFVALIDM | Returns the value of the <b>AFVALIDMI</b> input pin <sup>e</sup> . |
| [0]    | ATREADYM | Returns the value of the <b>ATREADYMI</b> input pin.               |

#### B1.29.3 Integration Instruction ATB Out Register

The TRCITIATBOUTR sets the state of the output pins.

These output pins are listed in Table B1-46 TRCITIATBOUTR bit assignments on page B1-85.

#### Usage constraints

- Available when bit[0] of TRCITCTRL is set to 1.
- The value of the register sets the signals on the output pins when the register is written.

#### Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43, *Table B1-9 Integration test registers* on page B1-48, and *Table B1-42 Output signals that the integration test registers can control* on page B1-83.

The following figure shows the TRCITIATBOUTR bit assignments.



#### Figure B1-34 TRCITIATBOUTR bit assignments

The following table shows the TRCITIATBOUTR bit assignments.

#### Table B1-46 TRCITIATBOUTR bit assignments

| Bits   | Name    | Function                         |
|--------|---------|----------------------------------|
| [31:2] | -       | Reserved. Read undefined.        |
| [1]    | AFREADY | Drives the AFREADYMI output pin. |
| [0]    | ATVALID | Drives the ATVALIDMI output pin. |

#### B1.29.4 Integration Mode Control Register

The TRCITCTRL enables topology detection or integration testing, by putting ETM-M33 into integration mode.

#### Usage constraints

ARM recommends that you perform a debug reset after using integration mode.

When an input pin is HIGH, the corresponding register bit is 1.

<sup>&</sup>lt;sup>e</sup> When an input pin is LOW, the corresponding register bit is 0.

The TRCITIATBINR bit values always correspond to the physical state of the input pins.

#### Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-10 CoreSight management registers* on page B1-48.

The following figure shows the TRCITCTRL bit assignments.



IME-

#### Figure B1-35 TRCITCTRL bit assignments

The following table shows the TRCITCTRL bit assignments.

#### Table B1-47 TRCITCTRL bit assignments

| Bits   | Name | Function                                                              |  |  |  |  |
|--------|------|-----------------------------------------------------------------------|--|--|--|--|
| [31:1] | -    | ES0.                                                                  |  |  |  |  |
| [0]    | IME  | Integration mode enable:                                              |  |  |  |  |
|        |      | <b>0</b> ETM-M33 is not in integration mode. This is the reset value. |  |  |  |  |
|        |      | 1 ETM-M33 is in integration mode.                                     |  |  |  |  |

# B1.30 Claim Tag Set Register

The TRCCLAIMSET sets bits in the claim tag and determines the number of claim tag bits implemented.

#### Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-10 CoreSight management registers* on page B1-48.

The following figure shows the TRCCLAIMSET bit assignments.

| 31 |  |     |       |  | 4 | 3   | 0 |
|----|--|-----|-------|--|---|-----|---|
|    |  | RAZ | //SBZ |  |   | SET |   |

#### Figure B1-36 TRCCLAIMSET bit assignments

The following table shows the TRCCLAIMSET bit assignments.

#### Table B1-48 TRCCLAIMSET bit assignments

| Bits   | Name | Function   |                                                                                                                               |  |  |  |  |
|--------|------|------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| [31:4] | -    | RAZ/SBZ    | AZ/SBZ.                                                                                                                       |  |  |  |  |
| [3:0]  | SET  | On reads,  | On reads, for each bit:                                                                                                       |  |  |  |  |
|        |      | 0          | Claim tag bit is not implemented.                                                                                             |  |  |  |  |
|        |      |            | Claim tag bit is implemented. This value is returned for each of the claim bits 0-3, indicating 4 claim bits are implemented. |  |  |  |  |
|        |      | On writes, | for each bit:                                                                                                                 |  |  |  |  |
|        |      | 0          | Has no effect.                                                                                                                |  |  |  |  |
|        |      | 1          | Sets the relevant bit of the claim tag.                                                                                       |  |  |  |  |

# B1.31 Claim Tag Clear Register

The TRCCLAIMCLR clears bits in the claim tag and determines the current value of the claim tag.

#### Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-10 CoreSight management registers* on page B1-48.

The following figure shows the TRCCLAIMCLR bit assignments.

| 31 |  |    |    |  | 4 3 | 0   |
|----|--|----|----|--|-----|-----|
|    |  | RE | s0 |  |     | CLR |

#### Figure B1-37 TRCCLAIMCLR bit assignments

The following table shows the TRCCLAIMCLR bit assignments.

### Table B1-49 TRCCLAIMCLR bit assignments

| Bits   | Name | Function                                    |  |  |  |
|--------|------|---------------------------------------------|--|--|--|
| [31:4] | -    |                                             |  |  |  |
| [3:0]  | CLR  | on reads, for each bit:                     |  |  |  |
|        |      | • Claim tag bit is not set.                 |  |  |  |
|        |      | 1 Claim tag bit is set.                     |  |  |  |
|        |      | On writes, for each bit:                    |  |  |  |
|        |      | • Has no effect.                            |  |  |  |
|        |      | 1 Clears the relevant bit of the claim tag. |  |  |  |

# B1.32 Authentication Status Register

The TRCAUTHSTATUS indicates the current level of tracing permitted by the system.

#### Usage constraints

There are no usage constraints.

#### Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-10 CoreSight management registers* on page B1-48.

The following figure shows the TRCAUTHSTATUS bit assignments.



# Figure B1-38 TRCAUTHSTATUS bit assignments

The following table shows the TRCAUTHSTATUS bit assignments.

#### Table B1-50 TRCAUTHSTATUS bit assignments

| Bits   | Name              | Function                                                                                                                             |  |  |  |  |  |  |
|--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| [31:8] | -                 | RESO.                                                                                                                                |  |  |  |  |  |  |
| [7:6]  | SNID <sup>f</sup> | Secure Non-Invasive Debug:                                                                                                           |  |  |  |  |  |  |
|        |                   | <b>0b10</b> Secure Non-Invasive Debug not implemented.                                                                               |  |  |  |  |  |  |
|        |                   | <ul> <li>Secure Non-Invasive Debug implemented, but disabled.</li> <li>Secure Non-Invasive Debug implemented and enabled.</li> </ul> |  |  |  |  |  |  |
|        |                   | Secure Non-Invasive Debug implemented and enabled.                                                                                   |  |  |  |  |  |  |
| [5:4]  | SID               | Secure Invasive Debug:                                                                                                               |  |  |  |  |  |  |
|        |                   | Øb00         Secure Invasive Debug not implemented.                                                                                  |  |  |  |  |  |  |
| [3:2]  | NSNID             | Non-secure Non-Invasive Debug:                                                                                                       |  |  |  |  |  |  |
|        |                   | <b>0b10</b> Non-secure Non-Invasive Debug implemented, but disabled.                                                                 |  |  |  |  |  |  |
|        |                   | <b>0b11</b> Non-secure Non-Invasive Debug implemented and enabled.                                                                   |  |  |  |  |  |  |
| [1:0]  | NSID              | Non-secure Invasive Debug:                                                                                                           |  |  |  |  |  |  |
|        |                   | <b>0b00</b> Non-secure Invasive Debug not implemented.                                                                               |  |  |  |  |  |  |

f SNID bitfield is RAZ when the processor is configured without the ARMv8-M Security Extension.

# B1.33 Device Architecture Register

The TRCDEVARCH identifies ETM-M33 as an ETMv4.2 component.

#### Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-10 CoreSight management registers* on page B1-48.

The following figure shows the TRCDEVARCH bit assignments.



PRESENT-

#### Figure B1-39 TRCDEVARCH bit assignments

The following table shows the TRCDEVARCH bit assignments.

#### Table B1-51 TRCDEVARCH bit assignments

| Bits    | Name      | Function                                |  |  |  |  |
|---------|-----------|-----------------------------------------|--|--|--|--|
| [31:21] | ARCHITECT | efines the architect of the component:  |  |  |  |  |
|         |           | Øx23B ARM.                              |  |  |  |  |
| [20]    | PRESENT   | ndicates the presence of this register: |  |  |  |  |
|         |           | Øb1   Register is present.              |  |  |  |  |
| [19:16] | REVISION  | Architecture revision:                  |  |  |  |  |
|         |           | Øb0010Architecture revision 4.2.        |  |  |  |  |
| [15:0]  | ARCHID    | Architecture ID:                        |  |  |  |  |
|         |           | 0x4A13 ETMv4.2 component.               |  |  |  |  |

# B1.34 Device ID Register

The TRCDEVID is reserved.

# Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-10 CoreSight management registers* on page B1-48.

The following figure shows the TRCDEVID bit assignments.

| 31 |  |      |  | 0 |
|----|--|------|--|---|
|    |  | res0 |  |   |
|    |  | NL30 |  |   |

#### Figure B1-40 TRCDEVID bit assignments

The following table shows the TRCDEVID bit assignments.

#### Table B1-52 TRCDEVID bit assignments

| Bits   | Name | Function  |
|--------|------|-----------|
| [31:0] | RES0 | Reserved. |

# B1.35 Device Type Register

The TRCDEVTYPE indicates the type of the component.

#### Usage constraints

There are no usage constraints.

# Configurations

Available in all configurations.

# Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-10 CoreSight management registers* on page B1-48.

The following figure shows the TRCDEVTYPE bit assignments.

| 31 |  |      |  | 8 7 | 4   | 3 0   |
|----|--|------|--|-----|-----|-------|
|    |  | res0 |  | 5   | SUB | MAJOR |

#### Figure B1-41 TRCDEVTYPE bit assignments

The following table shows the TRCDEVTYPE bit assignments.

### Table B1-53 TRCDEVTYPE bit assignments

| Bits   | Name  | Function                                                           |
|--------|-------|--------------------------------------------------------------------|
| [31:8] | -     | RES0.                                                              |
| [7:4]  | SUB   | The sub-type of the component:<br><b>0b0001</b> Processor trace.   |
| [3:0]  | MAJOR | The main type of the component:         0b0011       Trace source. |

#### B1.36 **Peripheral Identification Registers**

The TRCPIDR0-7 provides the standard Peripheral ID required by all CoreSight components.

#### **Usage constraints**

Only bits[7:0] of each register are used. This means that TRCPIDR0-7 define a single 64-bit Peripheral ID, as the following figure shows.

#### Configurations

Available in all configurations.

#### Attributes

See the register summary in Table B1-1 ETM-M33 register summary on page B1-43 and Table B1-10 CoreSight management registers on page B1-48.

The following figure shows the mapping between TRCPIDR0-7 and the single 64-bit Peripheral ID value.

|     |          |         | Ac       | tual Peripheral | I ID register fie | lds      |          |          |
|-----|----------|---------|----------|-----------------|-------------------|----------|----------|----------|
| TRC | PIDR7 TF | RCPIDR6 | TRCPIDR5 | TRCPIDR4        | TRCPIDR3          | TRCPIDR2 | TRCPIDR1 | TRCPIDR0 |
| 7   | 07       | 0       | 7 0      | 7 0             | 7 0               | 7 0      | 7 0      | 7 0      |
|     |          |         |          |                 |                   |          |          |          |
| 63  | 56 55    | 48      | 47 40    | 39 32           | 31 24             | 23 16    | 15 8     | 7 0      |

Conceptual 64-bit Peripheral ID

Conceptual 64-bit Peripheral ID

#### Figure B1-42 Mapping between TRCPIDR0-7 and the Peripheral ID value

The following figure shows the Peripheral ID bit assignments in the single conceptual Peripheral ID register.



**‡** See text for the value of the Revision field

#### Figure B1-43 Peripheral ID fields

The following table shows the values of the fields when reading this set of registers. The ARM<sup>®</sup> Embedded Trace Macrocell Architecture Specification ETMv4 gives more information about many of these fields.

The registers are listed in order of register name, from most significant (TRCPIDR7) to least significant (TRCPIDR0). This does not match the order of the register offsets.

#### Table B1-54 TCRPIDR0-7 bit assignments

| Register | Register number | Register offset | Bits   | Value | Description |
|----------|-----------------|-----------------|--------|-------|-------------|
| TRCPIDR7 | 0x3F7           | ØxFDC           | [31:8] | -     | RES0.       |
|          |                 |                 | [7:0]  | 0x00  | RES0.       |
| TRCPIDR6 | 0x3F6           | 0xFD8           | [31:8] | -     | RES0.       |
|          |                 |                 | [7:0]  | 0x00  | RES0.       |

# Table B1-54 TCRPIDR0-7 bit assignments (continued)

| Register | Register number | Register offset | Bits   | Value                                                  | Description                                                                                                                                                       |
|----------|-----------------|-----------------|--------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRCPIDR5 | Øx3F5           | 0xFD4           | [31:8] | -                                                      | RES0.                                                                                                                                                             |
|          |                 |                 | [7:0]  | 0x00                                                   | RES0.                                                                                                                                                             |
| TRCPIDR4 | 0x3F4           | 0xFD0           | [31:8] | -                                                      | RES0.                                                                                                                                                             |
|          |                 |                 | [7:4]  | 0x0                                                    | n, where 2 <sup>n</sup> is number of 4KB blocks used.                                                                                                             |
|          |                 |                 | [3:0]  | 0x4                                                    | JEP 106 continuation code.                                                                                                                                        |
| TRCPIDR3 | Øx3FB           | ØxFEC           | [31:8] | -                                                      | RES0.                                                                                                                                                             |
|          |                 |                 | [7:4]  | 0x0                                                    | RevAnd (at top level). Manufacturer revision number.                                                                                                              |
|          |                 |                 | [3:0]  | 0x0                                                    | Customer Modified.                                                                                                                                                |
|          |                 |                 |        |                                                        | 0x0 indicates from ARM.                                                                                                                                           |
| TRCPIDR2 | 0x3FA           | 0xFE8           | [31:8] | -                                                      | RES0.                                                                                                                                                             |
|          |                 |                 | [7:4]  | See the Description<br>column for more<br>information. | Revision Number of Peripheral. This value is<br>the same as the Implementation revision field<br>of the TRCIDR1, see <i>B1.18 ID Register 1</i><br>on page B1-69. |
|          |                 |                 | [3]    | 0x1                                                    | Always 1. Indicates that a JEDEC assigned value is used.                                                                                                          |
|          |                 |                 | [2:0]  | 0x3                                                    | JEP 106 identity code [6:4].                                                                                                                                      |
| TRCPIDR1 | 0x3F9           | 0xFE4           | [31:8] | -                                                      | RES0.                                                                                                                                                             |
|          |                 |                 | [7:4]  | ØxB                                                    | JEP 106 identity code [3:0].                                                                                                                                      |
|          |                 |                 | [3:0]  | ØxD                                                    | Part Number[11:8].                                                                                                                                                |
| TRCPIDR0 | 0x3F8           | 0xFE0           | [31:8] | -                                                      | RES0.                                                                                                                                                             |
|          |                 |                 | [7:0]  | 0x21                                                   | Part Number [7:0].                                                                                                                                                |

# B1.37 Component Identification Registers

The TRCCIDR0-3 identifies ETM-M33 as a CoreSight component.

#### Usage constraints

Only bits[7:0] of each register are used. This means that TRCCIDR0-3 define a single 32-bit Component ID, as The following figure shows.

#### Configurations

Available in all configurations.

#### Attributes

See the register summary in *Table B1-1 ETM-M33 register summary* on page B1-43 and *Table B1-10 CoreSight management registers* on page B1-48.

The following figure shows the mapping between TRCCIDR0-3 and the single 64-bit *Component ID* value.

| Actual ComponentID register fields |      |       | TRCCIDR1 | TRCCIDR0 |
|------------------------------------|------|-------|----------|----------|
| 7                                  | 0    | 7 0   | 7 0      | 7 0      |
|                                    |      |       |          |          |
| 3                                  | 1 24 | 23 16 | 15 8     | 7 0      |
| Concentual 22 bit component ID     |      | Compo | anant ID |          |

Conceptual 32-bit component ID

Component ID

#### Figure B1-44 Mapping between TRCCIDR0-3 and the Component ID value

The following table shows the Component ID bit assignments in the single conceptual Component ID register.

The registers are listed in order of register name, from most significant (TRCCIDR3) to least significant (TRCCIDR0). This does not match the order of the register offsets.

#### Table B1-55 TRCCIDR0-3 bit assignments

| Register | Register number | Register offset | Bits           | Value                                                                                                   | Description                        |
|----------|-----------------|-----------------|----------------|---------------------------------------------------------------------------------------------------------|------------------------------------|
| TRCCIDR3 | Øx3FF           | ØxFFC           | [31:8]         | -                                                                                                       | RES0.                              |
|          |                 |                 | [7:0]          | 0xB1                                                                                                    | Component identifier, bits[31:24]. |
| TRCCIDR2 | Øx3FE           | 0xFF8           | [31:8] - RESO. |                                                                                                         | RES0.                              |
|          |                 |                 | [7:0]          | 0x05                                                                                                    | Component identifier, bits[23:16]. |
| TRCCIDR1 | Øx3FD           | 0xFF4           | [31:8]         | [31:8] - RESO.                                                                                          |                                    |
|          |                 |                 | [7:4]          | 0x9         Debug component with CoreSight-compatible registers<br>(component identifier, bits[15:12]). |                                    |
|          |                 |                 | [3:0]          | 0x0                                                                                                     | Component identifier, bits[11:8].  |
| TRCCIDR0 | Øx3FC           | 0xFF0           | [31:8]         | -                                                                                                       | RES0.                              |
|          |                 |                 | [7:0]          | 0x0D                                                                                                    | Component identifier, bits[7:0].   |

# Part C Appendices

# Appendix A **Revisions**

This appendix describes the technical changes between released issues of this book.

It contains the following section:

• *A.1 Revisions* on page Appx-A-100.

# A.1 Revisions

The tables that follow show the technical changes between released issues of this book.

#### Table A-1 Issue 0000-00

| Change        | Location | Affected |
|---------------|----------|----------|
| First release | -        | -        |

#### Table A-2 Differences between issue 0000-00 and issue 0001-00

| Change                                                                | Location                          | Affected                       |
|-----------------------------------------------------------------------|-----------------------------------|--------------------------------|
| Updated TRCIDR1.REVISION bit value to reflect product revision status | B1.18 ID Register 1 on page B1-69 | r0p1                           |
| Corrected TRCIDR5.NUMEXTIN bit value to 4 in the function column      | B1.22 ID Register 5 on page B1-75 | All TRCIDR1 bit<br>assignments |

#### Table A-3 Differences between issue 0001-00 and issue 0002-00

| Change                                                                | Location                                       | Affected |
|-----------------------------------------------------------------------|------------------------------------------------|----------|
| Clarified the use of the integration test register in the ETM-M33     | B1.29 Integration test registers on page B1-83 | All      |
| Updated TRCIDR1.REVISION bit value to reflect product revision status | B1.18 ID Register 1 on page B1-69              | r0p2     |